PatentDe  


Dokumentenidentifikation EP0969477 09.11.2006
EP-Veröffentlichungsnummer 0000969477
Titel Nachweisvorrichtung für kleine Kapazitätsänderungen
Anmelder Nippon Telegraph and Telephone Corp., Tokio/Tokyo, JP
Erfinder Morimura, Nippon Telegraph and Tel. Corp., Hiroki, Shinjuku-ku, Tokio, JP;
Shigematsu, Nippon Telegraph and Tel Corp, Satoshi, Shinjuku-ku, Tokio, JP;
Machida, Nippon Telegraph and Tel Corp., Katsuyuki, Shinjuku-ku, Tokio, JP;
Hirata, Nippon Telegraph and Tel. Corp., Akihiko, Shinjuku-ku, Tokio, JP
Vertreter derzeit kein Vertreter bestellt
DE-Aktenzeichen 69933339
Vertragsstaaten DE, FR
Sprache des Dokument EN
EP-Anmeldetag 01.07.1999
EP-Aktenzeichen 992502153
EP-Offenlegungsdatum 05.01.2000
EP date of grant 27.09.2006
Veröffentlichungstag im Patentblatt 09.11.2006
IPC-Hauptklasse G11C 11/24(2006.01)A, F, I, 20051017, B, H, EP
IPC-Nebenklasse G11C 27/02(2006.01)A, L, I, 20051017, B, H, EP   G06K 9/00(2006.01)A, L, I, 20051017, B, H, EP   G01R 27/26(2006.01)A, L, I, 20051017, B, H, EP   

Beschreibung[en]
Background of the Invention

The present invention relates to a small capacitance change detection device according to the preamble of claims 1 and 2 and, more particularly, to a small capacitance change detection device for detecting a surface shape having a small three-dimensional pattern of, e.g., the skin surface of a human finger or nose of an animal as a small change in capacitance.

As sensors for recognizing a surface shape having a small three-dimensional pattern, especially, devices aiming at fingerprint detection have been reported. As a technique of detecting a fingerprint pattern, a capacitive detection type sensor using the LSI manufacturing technology has been proposed. This is described in, e.g., "ISSCC DIGEST OF TECHNICAL PAPERS", FEBRUARY 1998 pp. 284 - 285.

A capacitive detection type sensor senses the three-dimensional pattern of the skin surface of a finger by detecting an electrostatic capacitance generated between the electrodes of small sense units two-dimensionally arrayed on an LSI chip and the skin of a finger in contact with the electrodes via an insulating film. Since the capacitance value changes depending on the three-dimensional pattern on the skin surface of a finger, the three-dimensional pattern of the skin surface of a finger can be sensed by detecting the small capacitance difference.

Fig. 54 shows the basic arrangement of a conventional small capacitance change detection device using this principle. This small capacitance change detection device has a detection element 310 formed from an electrostatic capacitance between an electrode and skin of a finger in contact with the electrode via an insulating film, signal generation circuit 320 for generating a voltage signal corresponding to the electrostatic capacitance value of the detection element 310, and output circuit 340 for converting the voltage signal from the signal generation circuit 320 and outputting a signal.

Figs. 55A and 55B show the layout of the conventional small capacitance change detection device. This small capacitance change detection device has a plurality of detection elements 310, a plurality of signal generation circuits 320, and a plurality of output circuits 340. One detection element 310 and one signal generation circuit 320 construct a sense unit 301. The sense units 301 are two-dimensionally arrayed on an LSI chip to form a sensor array 302. The output circuits 340 are arranged near the sensor array 302 to form an output section 304.

Since the electrostatic capacitance value of each detection element 310 is determined depending on the distance between the electrode of the sense unit 301 and skin surface of a finger, the electrostatic capacitance value of the detection element 310 changes depending on the three-dimensional pattern of the skin surface of the finger. When a finger is depressed against the sensor array 302, each sense unit 301 outputs a voltage signal corresponding to the three-dimensional pattern of the skin surface of the finger. This voltage signal is converted into a desired signal reflecting the three-dimensional pattern of the skin surface of the finger, so the fingerprint pattern is detected.

The arrangement and operation of the conventional small capacitance change detection device shown in Fig. 54 will be described below in more detail.

Fig. 56 shows the circuit arrangement of the conventional small capacitance change detection device. Referring to Fig. 56, reference symbol Cf denotes an electrostatic capacitance formed between the electrode of the sense unit 301 and the skin surface of a finger in contact with the electrode via an insulating film. The electrode of the sense unit 301 is connected to the input side of a current source 321 of a current I through an NMOS transistor Q3. A node N1 between the electrode and transistor Q3 is connected to the input side of the output circuit 340. A power supply voltage VDD is applied to the node N1 through a PMOS transistor Q1. The node N1 has a parasitic capacitance Cp1. Signals PRE and RE are supplied to the gate terminals of the transistors Q1 and Q3, respectively.

The capacitance Cf forms the detection element 310. The current source 321 and transistor Q3 construct the signal generation circuit 320.

Figs. 57A to 57C explain the operation of the small capacitance change detection device shown in Fig. 56.

First, the signal PRE of high level (VDD) is supplied to the gate terminal of the transistor Q1, and the signal RE of low level (GND) is supplied to the gate terminal of the transistor Q3. Hence, both the transistors Q1 and Q3 are OFF.

In this state, when the signal PRE changes from high level to low level, the transistor Q1 is turned on. Since the transistor Q3 is kept off, the node N1 is precharged to VDD.

After precharge, the signal PRE goes high, and simultaneously, the signal RE goes high. The transistor Q1 is turned off, and the transistor Q3 is turned on. Charges stored at the node N1 are removed from the current source 321. As a result, the potential at the node N1 lowers.

Letting &Dgr;t be the period while the signal RE is at high level, a potential drop &Dgr;V at the node N1 after the period &Dgr;t elapses is given by I&Dgr;t/(Cf + Cp1).

Since the current I, period &Dgr;t, and parasitic capacitance Cp1 are constant, the potential drop &Dgr;V is determined by the capacitance Cf. Since the capacitance Cf is determined by the distance between the electrode of the sensor and the skin surface of a finger, the value of the capacitance Cf changes depending on the three-dimensional pattern of the skin surface of a finger. This means that the magnitude of the potential drop &Dgr;V changes reflecting the three-dimensional pattern of the skin surface of a finger. This potential drop &Dgr;V is supplied to the output circuit 340 as an input signal. The output circuit 340 identifies the magnitude of the potential drop &Dgr;V and outputs a signal reflecting the three-dimensional pattern of the skin surface of a finger.

In the conventional small capacitance change detection device, however, when the parasitic capacitance Cp1 at the node N1 is large, the potential drop &Dgr;V becomes small. When the circuit shown in Fig. 56 is arranged using the LSI manufacturing technology in practice, the parasitic capacitance Cp1 becomes larger than the capacitance Cf.

The potential drop &Dgr;V can be made large by increasing the current I of the current source 321 or period &Dgr;t of the signal RE at high level. However, when the current I is large, the sense units 301 with manufacturing variations are hard to control. For this reason, the current I is preferably relatively small to obtain high detection accuracy. Also, the period &Dgr;t cannot be made so long from the viewpoint of the detection time.

Consequently, the potential drop &Dgr;V as a signal to be input to the output circuit 340 becomes small, and the output varies due to noise margin or manufacturing variations, resulting in a decrease in surface shape detection accuracy.

Hence, as described above, a signal change reflecting the three-dimensional pattern of a skin surface of a finger decreases due to the influence of a parasitic element such as the parasitic capacitance Cp1 formed in the manufacturing process, and the detection accuracy of the small capacitance change detection device becomes low.

WO 98 52135 A, a document under Art. 54(3) EPC, discloses a small capacitance change detection device according to the preamble of claims 1 and 2.

Summary of the Invention

It is therefore the object of the present invention to accurately extract a small change in capacitance by a small capacitance change detection device.

It is another object of the present invention to increase the design margin of the output circuit of a small capacitance change detection device.

In order to achieve the above objects, according to the present invention, there is provided a small capacitance change detection device with the features of claims 1 and 2.

Brief Description of the Drawings

  • Fig. 1 is a perspective view showing a small capacitance change detection device according to the first embodiment of the present invention;
  • Fig. 2 is a block diagram showing the arrangement of a sense unit of the device shown in Fig. 1;
  • Fig. 3 is a sectional view showing the arrangement of the detection element of the device shown in Fig. 1;
  • Fig. 4 is a circuit diagram of the sense unit shown in Fig. 2;
  • Figs. 5A to 5C are timing charts showing the operation of the sense unit shown in Fig. 4;
  • Fig. 6 is a circuit diagram showing another arrangement of the sense unit shown in Fig. 2;
  • Figs. 7 is a block diagram of a sense unit according to the second embodiment of the present invention;
  • Fig. 8 is a circuit diagram of the sense unit shown in Fig. 7;
  • Figs. 9A to 9C are timing charts showing the operation of the sense unit shown in Fig. 8;
  • Fig. 10 is a circuit diagram of a sense unit according to the third embodiment of the present invention;
  • Fig. 11 is a circuit diagram of a sense unit according to the fourth embodiment of the present invention;
  • Fig. 12 is a circuit diagram of a sense unit according to the fifth embodiment of the present invention;
  • Fig. 13 is a circuit diagram of a sense unit according to the sixth embodiment of the present invention;
  • Figs. 14A to 14C are timing charts showing the operation of the sense unit shown in Fig. 13;
  • Figs. 15A to 15C are block diagrams showing the seventh embodiment of the present invention;
  • Fig. 16 is a block diagram showing the eighth embodiment of the present invention;
  • Figs. 17A and 17B are circuit diagrams of signal amplification circuits according to the ninth embodiment not part of the present invention;
  • Figs. 18A and 18B are a sectional view and equivalent circuit diagram, respectively, showing a surface shape recognition sensor according to the 10th embodiment of the present invention;
  • Fig. 19 is a plan view of the surface shape recognition sensor;
  • Fig. 20 is a sectional view showing deformation of the surface shape recognition sensor;
  • Fig. 21 is a graph showing a capacitance Cf and capacitance Cr of the surface shape recognition sensor;
  • Fig. 22 is a block diagram showing a signal generation circuit of the present invention;
  • Figs. 23A to 23C are timing charts showing the operation of the device shown in Fig. 22;
  • Fig. 24 is a graph showing the characteristics of the device shown in Fig. 22;
  • Fig. 25 is a graph showing the characteristics of the device shown in Fig. 22;
  • Fig. 26 is a graph showing the characteristics of the device shown in Fig. 22;
  • Fig. 27 is a block diagram showing the 12th embodiment of the present invention;
  • Fig. 28 is a circuit diagram of the device shown in Fig. 27;
  • Figs. 29A to 29D are timing charts showing the operation of the device shown in Fig. 27;
  • Fig. 30 is a block diagram showing the 13th embodiment of the present invention;
  • Fig. 31 is a circuit diagram of the device shown in Fig. 30;
  • Fig. 32 is a circuit diagram of a variable threshold circuit arranged in the output circuit of the device shown in Fig. 31;
  • Fig. 33 is a block diagram showing the 14th embodiment of the present invention;
  • Fig. 34 is a circuit diagram of the device shown in Fig. 33;
  • Fig. 35 is a block diagram showing the 15th embodiment of the present invention;
  • Fig. 36 is a block diagram showing the 16th embodiment of the present invention;
  • Fig. 37 is a block diagram showing the 17th embodiment of the present invention;
  • Fig. 38 is a circuit diagram of a variable threshold circuit according to the 18th embodiment of the present invention;
  • Fig. 39 is a block diagram showing a connection example of the variable threshold circuit shown in Fig. 38;
  • Fig. 40 is a graph showing operation waveforms by the circuit arrangement shown in Fig. 39;
  • Fig. 41 is a circuit diagram of a variable threshold circuit according to the 19th embodiment of the present invention;
  • Fig. 42 is a block diagram showing a connection example of the variable threshold circuit shown in Fig. 41;
  • Fig. 43 is a circuit diagram of a variable threshold circuit according to the 20th embodiment of the present invention;
  • Fig. 44 is a circuit diagram of a variable threshold circuit according to the 21st embodiment of the present invention;
  • Fig. 45 is a circuit diagram of a variable threshold circuit according to the 24th embodiment of the present invention;
  • Fig. 46 is a view showing the 27th embodiment of the present invention;
  • Figs. 47A to 47C are timing charts showing the operation of the device shown in Fig. 46;
  • Fig. 48 is a graph showing comparison of a signal change reflecting the three-dimensional pattern of the surface shape of a measurement object between the device in Fig. 46 and conventional device;
  • Fig. 49 is a view showing the 28th embodiment of the present invention;
  • Figs. 50A to 50C are timing charts showing the operation of the device shown in Fig. 49;
  • Fig. 51 is a graph showing comparison of a signal change reflecting the three-dimensional pattern of the surface shape of a measurement object between the device in Fig. 49 and conventional device;
  • Fig. 54 is a block diagram showing a conventional device;
  • Figs. 55A and 55B are views showing the layout of the device shown in Fig. 54;
  • Fig. 56 is a circuit diagram of the device shown in Fig. 54; and
  • Figs. 57A to 57C are timing charts showing the operation of the device shown in Fig. 56.

Description of the Preferred Embodiments

Embodiments of the present invention will be described below in detail with reference to the accompanying drawings.

(First Embodiment)

Fig. 1 shows a small capacitance change detection device according to the first embodiment of the present invention. This device has sense units 1 as constituent units, as shown in Fig. 1. The sense units 1 are arrayed in a matrix on an LSI chip to form a sensor array 2.

Fig. 2 shows the arrangement of each sense unit 1 shown in Fig. 1. The sense unit 1 comprises a detection element 10 whose quantity of electricity changes in accordance with contact of a recognition object such as a human finger 3, first signal generation circuit 20 for generating a signal corresponding to the quantity of electricity of the detection element 10, signal amplification circuit 30 for amplifying the level of the signal from the signal generation circuit 20 and outputting the signal, and output circuit 40 for converting the output signal from the signal amplification circuit 30 into a desired signal and outputting the signal, as shown in Fig. 2.

Fig. 2 shows the small capacitance change detection device using the detection element 10 comprising an electrostatic capacitance formed between the sensor electrode of the sense unit 1 and skin surface of the finger 3. In this case, the node between the detection element 10 and signal generation circuit 20 is connected to the input side of the signal amplification circuit 30, and the output circuit 40 is connected to the output side of the signal amplification circuit 30.

Fig. 3 shows the arrangement of the detection element 10 shown in Fig. 2. An insulating underlayer 12 is formed on a semiconductor substrate 11 having an LSI or the like. Interconnections 13 are formed on the insulating underlayer 12. An interlevel insulating layer 14 is formed on the interconnections 13 and insulating underlayer 12. Sensor electrodes 16 each having, e.g., a rectangular shape are formed on the interlevel insulating layer 14. The sensor electrodes 16 are connected to the interconnections 13 via plugs 15 in through holes formed in the interlevel insulating layer 14. A passivation film 17 is formed on the interlevel insulating layer 14 to cover the sensor electrodes 16.

Although not illustrated, the signal generation circuit 20 and signal amplification circuit 30 shown in Fig. 2 are connected to the interconnections 13.

In this arrangement, when the finger 3 for a target fingerprint is depressed against the sensor array 2 and comes into contact with the passivation film 17, the skin surface of the finger 3 in contact with the passivation film 17 on the sensor electrodes 16 functions as an electrode, so an electrostatic capacitance is formed between the skin surface and sensor electrodes 16.

The skin surface at a finger tip is formed by ridge and valley portions. For this reason, when the finger 3 is brought into contact with the passivation film 17, the distance between the skin surface as an electrode and sensor electrode 16 changes between the valley and ridge portions of the skin surface. This difference in distance is detected as a capacitance difference.

In each sense unit 1, a signal corresponding to the capacitance of the detection element 10 is output from the signal generation circuit 20. This signal is amplified in its level by the signal amplification circuit 30, converted into a desired signal by the output circuit 40, and output from the sense unit 1.

The signals output from the sense units 1 reflect the ridge and valley portions of the skin surface. Hence, the fingerprint pattern can be detected on the basis of these signals.

The small capacitance change detection device shown in Fig. 1 may be formed on an LSI chip which integrates a storage section storing fingerprint data for collation and a recognition processing section for comparing and collating fingerprint data prepared in the storage section with a fingerprint pattern detected by a surface shape recognition sensor circuit.

When the these components are formed on one LSI chip, information is hardly be altered in data transmission, and confidentiality can be improved.

The sense unit 1 shown in Fig. 2 will be described next in more detail.

Fig. 4 shows the sense unit 1. Referring to Fig. 4, reference symbol Cf denotes an electrostatic capacitance formed between the sensor electrode 16 in Fig. 3 and the skin surface of the finger 3. The sensor electrode 16 forming the capacitance Cf is connected to the drain terminal of an NMOS transistor Q3a. The source terminal of the transistor Q3a is connected to the input side of a current source 21a of a current I. The source terminal of an NMOS transistor Q2a is connected to a node N1a between the sensor electrode 16 and transistor Q3a. The drain terminal of the transistor Q2a is connected to the drain terminal of a PMOS transistor Q1a having a source terminal applied with a power supply voltage VDD and the gate terminal of an NMOS transistor Q4a having a drain terminal applied with the power supply voltage VDD and source terminal connected to ground through a resistance Ra. The source terminal of the transistor Q4a is connected to an inverter gate 41.

Signals PRE and RE are supplied to the gate terminals of the transistors Q1a and Q3a, respectively. A bias voltage VG is applied from a constant voltage source to the gate terminal of the transistor Q2a. Letting Vth be the gate-source threshold voltage for turning off the transistor Q2a, the voltages VDD and VG are set such that VDD ≧VG - Vth is satisfied.

The nodes N1a and N2a have parasitic capacitances Cp1a and Cp2a, respectively.

The capacitance Cf constructs the detection element 10. The current source 21a and transistor Q3a construct the signal generation circuit 20. The transistors Q1a and Q2a construct the signal amplification circuit 30. The transistor Q4a, resistance Ra, and inverter gate 41 construct the output circuit 40. The small capacitance change detection device shown in Fig. 4 is different from the conventional device in that the transistor Q2a is inserted between the nodes N1a and N2a.

Figs. 5A to 5C explain operation of the sense unit 1 shown in Fig. 4. Fig. 5A shows the potential change in the signal PRE for controlling the transistor Q1a. Fig. 5B shows the potential change in the signal RE for controlling the transistor Q3a. Fig. 5C shows potential changes at the nodes N1a and N2a.

Referring to Fig. 4, the potentials at the nodes N1a and N2a are reset by a reset circuit (not shown) in advance and set at low level (GND) in the initial state, as shown in Fig. 5C. This reset circuit can be realized by, e.g., an NMOS transistor.

In this state, first, the signal PRE of high level (VDD) is supplied to the gate terminal of the transistor Q1a, and the signal RE of low level (GND) is supplied to the gate terminal of the transistor Q3a. Hence, both the transistors Q1a and Q3a are OFF.

In this state, when the signal PRE changes from high level to low level, the transistor Q1a is turned on. Since the transistor Q3a is kept off, and the signal generation circuit 20 is stopped, the node N2a is precharged to VDD.

The node N1a is charged until the gate-source voltage of the transistor Q2a reaches the threshold voltage Vth to turn off the transistor Q2a. Hence, the node N1a is precharged to VG - Vth.

After precharge, when the signal PRE goes high, the transistor Q1a is turned off. Simultaneously, the signal RE goes high to turn on the transistor Q3a, so the signal generation circuit 20 changes to an operative state. Charges stored at the node N1a are removed from the current source 21a to slightly lower the potential at the node N1a. The gate-source voltage of the transistor Q2a becomes higher than the threshold voltage Vth to turn on the transistor Q2a. With this operation, charges at the node N2a are also removed to start lowering the potential at the node N2a.

The parasitic capacitance Cp2a is mainly formed from the parasitic capacitances of the drain terminals of the transistors Q1a and Q2a and the parasitic capacitance of the gate terminal of the transistor Q4a. The parasitic capacitance Cp2a can be made considerably smaller than the parasitic capacitance Cp1 of the conventional device by the actual layout.

For this reason, when potential drop at the node N2a begins, as described above, the potential at the node N2a abruptly lowers. After the potential at the node N2a equals that at the node N1a, the potential drop at the node N2a becomes moderate.

Letting &Dgr;t be the period while the signal RE is at high level, a potential drop &Dgr;V at the node N1a after the period &Dgr;t is given by &Dgr; V = V D D ( V G V t h ) + I &Dgr; t / ( C f + C p 1 a )

The parasitic capacitance Cp2a is sufficiently smaller than the parasitic capacitance Cp1a.

In the small capacitance change detection device shown in Fig. 4, the magnitude of the potential drop &Dgr;V can be made larger than that in the conventional device by VDD - (VG - Vth). For this reason, even when the parasitic capacitance Cp1a at the node N1a is large, the potential drop &Dgr;V becomes large.

In the output circuit 40, the current flowing between the source and drain of the transistor Q4a changes depending on the potential drop &Dgr;V as an input signal. This current change is converted into a voltage change by the resistance Ra.

The inverter gate 41 converts a signal into a digital signal using a predetermined logic threshold value. More specifically, when the input voltage value to the inverter gate 41 is smaller than the threshold value, the inverter gate 41 outputs a signal representing that a valley portion is in contact with the sense unit 1. Conversely, when the input voltage value to the inverter gate 41 is larger than the threshold value, the inverter gate 41 outputs a signal representing that a ridge portion is in contact with the sense unit 1.

When the potential drop &Dgr;V at the node N2a becomes larger by VDD - (VG - Vth), the threshold value setting width of the inverter gate 41 increases. Since the threshold value can be set to prevent the inverter gate 41 from erroneously operating due to noise, the detection accuracy of the device can be improved.

The sense unit 1 shown in Fig. 4 is constituted by the detection element 10, signal generation circuit 20, signal amplification circuit 30, and output circuit 40. Since the signal generation circuit 20 and signal amplification circuit 30 are arranged near the corresponding detection element 10, the parasitic element such that the parasitic capacitance Cp1a connected to the detection element 10 becomes small.

Additionally, since the output circuit 40 is arranged near the corresponding signal amplification circuit 30, the parasitic capacitance Cp2a between the signal amplification circuit 30 and output circuit 40 becomes small.

Since the parasitic elements that are formed in the manufacturing process and contribute to signal attenuation can be suppressed, the input signal (&Dgr;V) to the output circuit 40 can be made larger.

Another element may be used in place of the inverter gate 41, as needed. For example, when an analog signal corresponding to the quantity of electricity of the detection element 10 is to be output from the output circuit 40, an analog amplification circuit is applied. To convert a signal corresponding to the quantity of electricity of the detection element 10 into a digital value, an A/D converter is used. When data is sampled using, e.g., a latch circuit controlled by a clock signal, the signal amount can be made to correspond to the time axis.

The detection element 10 may be the capacitance Cf which has a pair of sensor electrodes opposing each other via an insulating film and whose value changes when the upper electrode displaces in the vertical direction in accordance with the ridges and valley portions of the skin surface of a finger.

In place of the signal generation circuit 20 using the current source 21a, a first signal generation circuit 22 constructed by using a capacitance Cs as shown in Fig. 6 may be used. In this signal generation circuit 22, one fixed terminal of a switch SW1 is connected to the detection element 10, the other fixed terminal is connected to ground, and the movable terminal is connected to the capacitance Cs.

In the signal generation circuit 22, the switch SW1 connects the capacitance Cs to ground in the ON state of the transistor Q1a in Fig. 4 to remove charges from the capacitance Cs in advance. In the OFF state of the transistor Q1a, the switch SW1 connects the capacitance Cs to the detection element 10 to store a predetermined amount of charges in the capacitance Cs, thereby generating a signal corresponding to the amount of electricity of the detection element 10.

(Second Embodiment)

Fig. 7 shows a sense unit 1 constructing a small capacitance change detection device according to the second embodiment of the present invention. The same reference numerals as in Fig. 2 denote the same parts in Fig. 7, and a detailed description thereof will be omitted.

The sense unit 1 shown in Fig. 7 is different from the sense unit 1 shown in Fig. 2 in that the sense unit 1 has a reference signal generation circuit 50 for generating a reference signal, and a signal amplification circuit 31 has a means for changing the gain on the basis of the level of the signal from a signal generation circuit 20 and that of the reference signal.

Fig. 8 shows the sense unit 1 shown in Fig. 7. The same reference numerals as in Fig. 4 denote the same parts in Fig. 8, and a detailed description thereof will be omitted.

The sense unit 1 shown in Fig. 8 is formed by adding a reference element 51, second signal generation circuit 52, NMOS transistor Q2b, and PMOS transistor Q1b to the sense unit 1 shown in Fig. 4.

The reference element 51 is a simulated detection element 10. In the sense unit 1 shown in Fig. 8, since the detection element 10 is formed by a capacitance Cf, the reference element 51 is formed by a capacitance Cr.

The capacitance Cr is used as a threshold value for determining whether a ridge or valley portion of the skin surface of a finger is in contact with the sense unit 1. The value of the capacitance Cr is set between the capacitance Cf formed when a ridge portion of the skin surface of a finger is in contact with the sense unit 1 and that formed when a valley portion of the skin surface of a finger is in contact with the sense unit 1. The capacitance Cr effectively functions as a threshold value even when it is set to equal the value of the capacitance Cf formed when a valley portion of the skin surface of a finger is in contact.

The capacitance Cr is formed by an element or semiconductor element formed using interconnections. For example, the capacitance Cr can be realized by a MIM (metal-Insulator-Metal) capacitance or PIP (Polysilicon-Insulator-Polysilicon) capacitance formed by inserting an insulating film between interconnections, or a MOS capacitance.

The signal generation circuit 52 generates a reference signal corresponding to the capacitance Cr and has the same circuit arrangement as that of the signal generation circuit 20. More specifically, the signal generation circuit 52 comprises a current source 21b and NMOS transistor Q3b, which have the same characteristics as those of a current source 21a and transistor Q3a of the signal generation circuit 20, respectively.

The reference signal generation circuit 50 is constructed by the reference element 51 and signal generation circuit 52. The reference signal generated by the reference signal generation circuit 50 has the same level as that of a signal generated by the signal generation circuit 20 when the detection element 10 has a capacitance set as a threshold value.

A node N1b between the reference element 51 and signal generation circuit 52 is connected to the source terminal of the NMOS transistor Q2b. The drain terminal of the transistor Q2b is connected to the drain terminal of the PMOS transistor Q1b with a source terminal applied with a power supply voltage VDD.

In the sense unit 1 shown in Fig. 4, the gate terminal of the transistor Q2a is connected to the constant voltage source. In the sense unit 1 shown in Fig. 8, however, the gate terminal of a transistor Q2a is connected to the drain terminal of the transistor Q2b. The gate terminal of the transistor Q2b is connected to the drain terminal of the transistor Q2a.

The PMOS transistors Q1b and Q2b have the same characteristics as those of the transistors Q1a and Q2a, respectively.

Signals PRE and RE are supplied to the gate terminals of the PMOS transistors Q1b and Q3b, respectively.

The nodes N1b and N2b have parasitic capacitances Cp1b and Cp2b, respectively.

The transistors Q1a and Q1b construct a second switch means. The second switch means and transistors Q2a and Q2b construct the signal amplification circuit 31.

Figs. 9A to 9C explain operation of the sense unit 1 shown in Fig. 8. Fig. 9A shows the potential change in the signal PRE for controlling the transistors Q1a and Q1b. Fig. 9B shows the potential change in the signal RE for controlling the transistors Q3a and Q3b. Fig. 9C shows potential changes at the node N2a.

Referring to Fig. 8, the potentials at the nodes N1a, N2a, N1b, and N2b are reset by a reset circuit (not shown) in advance and set at low level (GND) in the initial state, as shown in Fig. 9C. This reset circuit can be realized by, e.g., an NMOS transistor.

In this state, first, the signal PRE of high level (VDD) is supplied to the gate terminals of the transistors Q1a and Q1b, and the signal RE of low level (GND) is supplied to the gate terminals of the transistors Q3a and Q3b. Hence, none of the transistors Q1a, Q1b, Q3a, and Q3b are ON.

In this state, when the signal PRE changes from high level to low level, the transistors Q1a and Q1b are turned on. Since the transistors Q3a and Q3b are kept off, and the signal generation circuits 20 and 52 are stopped, the nodes N2a and N2b is precharged to VDD.

The nodes N1a and N1b are charged until the gate-source voltages of the transistors Q2a and Q2b reach the threshold voltage Vth to turn off the transistors Q2a and Q2b. Since the voltage VDD is applied to the gate terminals of the transistors Q2a and Q2b, the nodes N1a and N1b are precharged to VDD - Vth.

After precharge, when the signal PRE goes high, the transistors Q1a and Q1b are turned off. Simultaneously, the signal RE goes high to turn on the transistors Q3a and Q3b, so the signal generation circuits 20 and 52 change to an operative state. Charges stored at the nodes N1a and N1b are removed from the current sources 21a and 21b to slightly lower the potentials at the node N1a and N1b. The gate-source voltages of the transistors Q2a and Q2b become slightly higher than the threshold voltage Vth to turn on the transistors Q2a and Q2b. With this operation, charges at the nodes N2a and N2b are also removed to start lowering the potentials at the nodes N2a and N2b.

When capacitance Cf > capacitance Cr, the potential at the node N1b is lower than that at the node N1a. Since the ON resistance of the transistor Q2b is lower than that of the transistor Q2a, the potential at the node N2b lowers more quickly than that at the node N2a.

The potential drop at the node N2b is input to the gate terminal of the NMOS transistor Q2a to increase the ON resistance of the transistor Q2a. For this reason, the potential drop &Dgr;V at the node N2a is suppressed.

Since the potential at the node N2a is input to the gate terminal of the transistor Q2b, the change in ON resistance of the transistor Q2b is small. Consequently, the potential at the node N2b further lowers, and the ON resistance of the transistor Q2a further increases.

Since the transistors Q2a and Q2b are cross-connected, these operations are augmented to suppress the potential drop &Dgr;V at the node N2a.

Conversely, when capacitance Cf < capacitance Cr, the potential changes at the nodes N2a and N2b are reversed. That is, the potential at the node N2b does not largely change from the initial precharge potential VDD. For this reason, the potential at the node N2a largely lowers, as in the sense unit 1 shown in Fig. 4.

When the value of the capacitance Cr is set within the above-described range, the gain of the signal amplification circuit 31 can be changed using this threshold value. When a ridge portion of the skin surface of a finger is in contact, a signal (&Dgr;V) of high level is input to the output circuit 40. When a valley portion of the skin surface of a finger is in contact, a signal (&Dgr;V) of low level is input. Hence, the output circuit 40 can clearly determine the ridge and valley portions of the skin surface of a finger.

In the sense unit 1 shown in Fig. 8, a potential drop caused when charges are removed by the leakage current at the node N2a can be canceled by a potential change due to the leakage current at the node N2b. For this reason, any erroneous operation due to the leakage current can be prevented.

In the sense unit 1 shown in Fig. 8, the output circuit 40 is connected to the node N2a. However, the output circuit 40 may be connected to the node N2b. In this case, although the polarity of an output from the output circuit 40 is inverted, the same effect as that when the output circuit 40 is connected to the node N2a can be obtained.

(Third Embodiment)

Fig. 10 shows a sense unit 1 constructing a small capacitance change detection device according to the third embodiment of the present invention. The same reference numerals as in Fig. 8 denote the same parts in Fig. 10, and a detailed description thereof will be omitted.

The sense unit 1 shown in Fig. 10 is different from the sense unit 1 shown in Fig. 8 in that an output circuit 40a for receiving potential drops &Dgr;V at nodes N2a and N2b as complementary signals is used in place of an output circuit 40.

The output circuit 40a can be realized using a differential voltage amplification circuit. The output circuit 40a shown in Fig. 10 comprises an NMOS transistor Q4a and resistance Ra, an NMOS transistor Q4b and resistance Rb which have the same characteristics as that of the NMOS transistor Q4a and resistance Ra, and PMOS transistors Q5 and Q6 and NMOS transistors Q7 and Q8, which form a current mirror amplification circuit.

The operation of the sense unit 1 shown in Fig. 10 is basically the same as that of the sense unit 1 shown in Fig. 8. However, when complementary signals are input to the output circuit 40a, the noise margin for power supply variation and the like can be increased.

(Fourth Embodiment)

Fig. 11 shows a sense unit 1 constructing a small capacitance change detection device according to the fourth embodiment of the present invention. The same reference numerals as in Fig. 8 denote the same parts in Fig. 11, and a detailed description thereof will be omitted.

The sense unit 1 shown in Fig. 11 is different from the sense unit 1 shown in Fig. 8 in that a signal amplification circuit 32 having a switch means connected between nodes N2a and N2b is used in place of a signal amplification circuit 31.

The switch means is formed from a PMOS transistor Q9 having source and drain terminals connected between the nodes N2a and N2b and gate terminal to which a signal PRE is supplied.

In the sense unit 1 shown in Fig. 8, when the characteristics of the transistors Q1a and Q1b vary, a potential difference may be generated between the nodes N2a and N2b in precharging the nodes N2a and N2b to the power supply voltage VDD. When the nodes N2a and N2b are not precharged to the same potential, the potential drop rates at the nodes N2a and N2b change.

The operation of the sense unit 1 shown in Fig. 11 is basically the same as that of the sense unit 1 shown in Fig. 8. However, in the sense unit 1 shown in Fig. 11, when signal generation circuits 20 and 52 stop, the nodes N2a and N2b can be precharged to the same potential by short-circuiting the nodes N2a and N2b by the transistor Q9. In addition, during signal detection, i.e., when the signal generation circuits 20 and 52 are operating, the nodes N2a and N2b are opened by the transistor Q9.

With this arrangement, the changes in potential drop rates at the nodes N2a and N2b can be suppressed, and the surface shape detection accuracy can be prevented from lowering.

In the sense unit 1 shown in Fig. 11, an output circuit 40 is connected to the node N2a. However, the output circuit 40 may be connected to the node N2b. In this case, although the polarity of an output from the output circuit 40 is inverted, the same effect as that when the output circuit 40 is connected to the node N2a can be obtained.

(Fifth Embodiment)

Fig. 12 shows a sense unit 1 constructing a small capacitance change detection device according to the fifth embodiment of the present invention. The same reference numerals as in Figs. 10 and 11 denote the same parts in Fig. 12, and a detailed description thereof will be omitted.

The sense unit 1 shown in Fig. 12 is different from the sense unit 1 shown in Fig. 10 in that a signal amplification circuit 32 shown in Fig. 11 is used in place of a signal amplification circuit 31.

In the sense unit 1 shown in Fig. 12, when nodes N2a and N2b are precharged to a power supply voltage VDD, the potential difference between the nodes N2a and N2b due to variations in characteristics of transistors Q1a and Q1b can be eliminated. For this reason, unlike the sense unit 1 shown in Fig. 10, an offset voltage generated by complementary inputs to the differential amplification circuit due to this potential difference, or a decrease in detection accuracy due to changes in potential drop speeds at the nodes N2a and N2b can be prevented.

(Sixth Embodiment)

Fig. 13 shows a sense unit 1 constructing a small capacitance change detection device according to the sixth embodiment of the present invention. The same reference numerals as in Fig. 4 denote the same parts in Fig. 13, and a detailed description thereof will be omitted.

The sense unit 1 shown in Fig. 13 is constructed using transistors Q1c, Q2c, Q3c, and Q4c with polarities different from those of the transistors Q1a to Q1a in Fig. 4. Referring to Fig. 13, the transistor Q1c is an NMOS transistor, and the transistors Q2c to Q4c are PMOS transistors. Signals PRE and RE obtained by inverting the polarities of signals PRE and RE are supplied to the transistors Q1c and Q3c. A power supply voltage VDD is applied to the input side of a current source 21a. The source terminal of the transistor Q1c is connected to ground. Reference symbols Cp1c and Cp2c denote parasitic capacitances.

Figs. 14A to 14C explain the operation of the sense unit 1 shown in Fig. 13. The operation of the sense unit 1 is the same as that of the sense unit 1 shown in Fig. 4 except that the polarities of signals are inverted, and the direction in which the signal (&Dgr; V) changes is reversed, and the same effect as that of the sense unit 1 shown in Fig. 4 can be obtained. Referring to Fig. 13, the potentials at the nodes N1c and N2c are reset by a reset circuit (not shown) in advance and set at high level (VDD) in the initial state, as shown in Fig. 14C. This reset circuit can be realized by, e.g., a PMOS transistor.

A potential rise &Dgr;V at the node N2c after a period At elapses is given by VG + Vth + I&Dgr;t/(Cf + Cp1c).

For the sense units 1 shown in Figs. 8 and 10 to 12 as well, the same effect as described above can be obtained by using transistors with polarities different from those of the transistors Q1b to Q4b and Q9.

(Seventh Embodiment)

Figs. 15A to 15C show a small capacitance change detection device according to the seventh embodiment of the present invention. The same reference numerals as in Fig. 2 denote the same parts in Figs. 15A to 15C, and a detailed description thereof will be omitted.

In the small capacitance change detection device shown in Fig. 2, a signal generation circuit 20, signal amplification circuit 30, and output circuit 40 are arranged for each detection element 10 to form a sense unit 1. A plurality of sense units 1 are two-dimensionally arrayed to form a sensor array 2. In this case, detection can be parallelly processed, and detection processing at high speed is possible.

Unlike this device, at least one of the signal generation circuit 20, signal amplification circuit 30, and output circuit 40 may be shared by a plurality of detection elements 10.

To share the signal generation circuit 20, one signal generation circuit 20 is selectively connected to one of the plurality of detection elements 10 by a switch SW2, as shown in Fig. 15A.

To share the signal amplification circuit 30, one signal amplification circuit 30 is selectively connected to one of the plurality of signal generation circuits 20 and one of the plurality of output circuits 40 by switches SW3 and SW4, as shown in Fig. 15B. The switches SW3 and SW4 operate in synchronism with each other.

To share the output circuit 40, one output circuit 40 is selectively connected to one of the plurality of signal amplification circuits 30 by a switch SW5, as shown in Fig. 15C.

When at least one of the signal generation circuit 20, signal amplification circuit 30, and output circuit 40 is shared by the plurality of detection elements 10, the circuit scale or operating current can be reduced.

When the plurality of detection elements 10 arranged close to each other share the signal generation circuit 20, signal amplification circuit 30, and output circuit 40, the influence of parasitic elements formed in the manufacturing process becomes small.

In the sense units 1 shown in Figs. 8 and 10 to 12 as well, at least one of the signal generation circuit 20, signal amplification circuit 31 or 32, and output circuit 40 or 42 can be shared by a plurality of detection elements 10.

(Eighth Embodiment)

Fig. 16 shows a small capacitance change detection device according to the eighth embodiment of the present invention. The same reference numerals as in Fig. 7 denote the same parts in Fig. 16, and a detailed description thereof will be omitted.

A reference signal generation circuit 50 shown in Fig. 7 can be shared by a plurality of signal amplification circuits 31. In this case, as shown in Fig. 16, one signal amplification circuit 31 is selectively connected to one of the plurality of signal amplification circuits 31 by switches SW6 and SW7. With this arrangement, the circuit scale or operating current can be reduced.

In the sense units 1 shown in Figs. 10 to 12 as well, the reference signal generation circuit 50 can be shared by a plurality of signal amplification circuits 31 or 32. Ninth Embodiment not part of the present invention.

Figs. 17A and 17B show other implementations of the signal amplification circuit 30 which are not part of the present invention.

As shown in Fig. 17A, the signal amplification circuit 30 can be realized by an inverting amplifier 33 for amplifying a voltage signal. Reference symbol G denotes a voltage gain.

As shown in Fig. 17B, the signal amplification circuit 30 can also be realized by a current mirror circuit 34 for amplifying a current signal. Reference symbol n denotes a current gain. Fig. 178 shows the current mirror circuit 34 for amplifying a current using a gate width W of PMOS transistors Q10 and Q11.

The differential signal amplification circuit 31 shown in Fig. 7 can also be realized by a current mirror circuit.

The present invention can be applied to recognize not only a human fingerprint but also a surface shape having a fine three-dimensional pattern of, e.g., nose of an animal.

(10th Embodiment)

Figs. 18A and 18B shows a small capacitance change detection device according to the 10th embodiment of the present invention. Fig. 18A shows the main part of a surface shape recognition sensor constructing the device. Fig. 8B shows an equivalent circuit.

This surface shape recognition sensor comprises a detection element 10 shown in Fig. 2 and a reference element 51 of a reference signal generation circuit 50 shown in Fig. 7. As shown in Fig. 18A, a matrix-like support member 103 consisting of a conductive material is formed on a semiconductor substrate 101 via an insulating layer 102. A lower electrode 104 is formed on the insulating layer 102 at the center of each square (cell) surrounded by the support member 103 to be separated from the support member 103. An upper electrode 105 is formed on the support member 103.

The upper electrode 105 is separated from the lower electrode 104 by a predetermined distance. The lower electrode 104 and upper electrode 105 form a capacitance Cf. In this surface shape recognition sensor, a protective film 106 having a projecting portion 106a is formed on the upper electrode 105. The projecting portion 106a is formed in an area above the lower electrode 104.

A reference electrode 104a is formed on the insulating layer 102 to surround the lower electrode 104 while being separated from the lower electrode 104 and support member 103.

The difference between the capacitance Cf between the upper electrode 105 and lower electrode 104 and a capacitance Cr between the upper electrode 105 and reference electrode 104a is detected by a sensor circuit 110. The equivalent circuit of the capacitances Cf and Cr and sensor circuit 110 is shown in Fig. 18B.

As shown in Fig. 19, the support member 103 is formed in a matrix. The lower electrode 104 and reference electrode 104a are formed at the central portion of each cell to form a matrix. That is, the surface shape recognition sensor is formed from a plurality of sensor elements each having the lower electrode 104, reference electrode 104a, and upper electrode 105 formed on these electrodes.

A sensor circuit 110 is prepared in correspondence with one lower electrode 104 and one reference electrode 104a. A sensor circuit 110 may be prepared in correspondence with a plurality of lower electrodes 104 and reference electrodes 104a. The sensor circuit 110 may be integrated under the insulating layer 102 on the semiconductor substrate 101 or formed in an area of the semiconductor substrate 101, where no sensor is arranged. The sensor circuit 110 may be prepared outside the semiconductor substrate 101. Note that an interconnection structure for connecting the electrodes to the sensor circuit is formed on the semiconductor substrate 101.

The operation of the surface shape recognition sensor according to the 10th embodiment will be described next.

As shown in Fig. 20, when the projecting portion 106a comes into contact with an object, the protective film 106 deforms and simultaneously the upper electrode 105 also deforms. As a consequence, the distance between the lower electrode 104 and upper electrode 105 changes to change the capacitance Cf therebetween. At the same time, the distance between the reference electrode 104a and upper electrode 105 changes to change the capacitance Cr therebetween.

In the above-described sense unit 1 shown in Fig. 8, since the detection element 10 is formed from the capacitance Cf, and the reference element 51 in the reference signal generation circuit 50 is formed from the capacitance Cr, a signal based on the capacitance Cr is output from the reference signal generation circuit 50 as a reference signal.

As is apparent from Fig. 20, the change amount of the upper electrode 105 is small near the support member 103. That is, the change in distance between the reference electrode 104a and upper electrode 105 is smaller than that between the lower electrode 104 and upper electrode 105.

Hence, the capacitances Cf and Cr change as shown in Fig. 21 with respect to the amount of movement a portion (central portion of the upper electrode) of the upper electrode 105 under the projecting portion 106a in the direction of lower electrode 104 when the projecting portion 106a comes into contact with an object. In this case, the initial values of the capacitances Cf and Cr can be made equal by setting the surface area of the reference electrode 104a to be equal to that of the lower electrode 104, as shown in Fig. 21.

The relationship between the change in capacitance Cf and the change in capacitance Cr, which is shown in Fig. 21, does not depend on the height (thickness) of the support member 103. When the difference is detected by the sensor circuit 110, a constant detection result can be obtained even when the height of the support member 103 changes. In other words, when the magnitude of the capacitance Cf is detected using the capacitance Cr as a reference, the change in the absolute value does not affect the detection result by the sensor circuit 110.

The difference between capacitance changes is detected by the sensor circuit 110 as an electrical signal. When the detected value exceeds the threshold value, it can be determined that the projecting portion 106a is deformed and consequently, the three-dimensional pattern of the object can be detected.

The skin surface at a finger tip is formed by ridge and valley portions. When a finger is brought into contact with the protective film 106, the deformation amount of the projecting portion 106a changes between a case wherein the projecting portion 106a is in contact with a ridge portion of the skin surface of a finger and a case wherein the projecting portion 106a is in contact with a valley portion. This difference in deformation amount is detected as the difference in capacitance change.

Hence, when the distribution of detection results different in units of a plurality of sensor elements is determined and detected using the threshold value, the detection results represent the shape of ridge portions of the skin surface of a finger. That is, with the capacitive surface shape recognition sensor of the 10th embodiment, the fine ridge and valley portions of the skin surface can be detected.

According to the surface shape recognition sensor of the 10th embodiment, even when the height of the support member has a manufacturing variation, the variation does not adversely affect the detection result of the sensor circuit 110, so any recognition error of the object shape can be prevented.

Since variations are rarely generated between detection results of the plurality of sensor elements, the fingerprint pattern can be accurately detected.

According to the above 10th embodiment, in one sensor element, the reference electrode has a ring-like integral structure to surround the lower electrode. However, the present invention is not limited to this. The same effect as described above can be obtained even when a plurality of divided reference electrodes are arranged around the lower electrode.

The same effect as in the 10th embodiment can be obtained even when a rectangular reference electrode is formed at a portion between the support member and lower electrode in one sensor element. In this case, a plurality of reference electrodes may be prepared in correspondence with one lower electrode, and a plurality of capacitances between the upper electrode and the plurality of reference electrodes may be compared with the capacitance between the upper electrode and lower electrode.

In the 10th embodiment, the protective film having a projecting portion is formed on the upper electrode. However, the present invention is not limited to this. Formation of a flat protective film on the upper electrode suffices. When metal material having corrosion resistance is used for the upper electrode, no protective film need be formed on the upper electrode.

(11th Embodiment)

Fig. 22 shows another arrangement of a signal generation circuit 20 shown in Fig. 2.

The signal generation circuit shown in Fig. 22 removes charges by charging/discharging the capacitance and is similar to the first signal generation circuit 22 shown in Fig. 6 in use of charge/discharge of the capacitance. However, unlike the first signal generation circuit 22 shown in Fig. 6, the amount of charges to be removed is controlled by a capacitance Cs and a driving voltage Vs. More specifically, the amount of charges to be removed is controlled by setting the driving voltage Vs shown in Fig. 22 at the power supply voltage level (VDD) or ground level (GND) through a switch SW11. The controllability of the capacitance Cs is higher than that of, e.g., the current value of a current source 21a shown in Fig. 8. The voltage can be easily and accurately controlled using the above-described power supply voltage, as compared to time control.

An optimum value for the capacitance value setting method will be described next.

As shown in Figs. 23A to 23C, a potential P is set at high level to close the switch for precharge. After this, the potential P is set at low level to open the switch, and charges are removed using the driving capacitance Cs to generate an input signal to the side of a detection circuit 120 formed from the signal generation circuit and output circuit. Let Vp be the precharge potential, Cf be the detection capacitance, and Cp be the parasitic capacitance. A change amount &Dgr; V of the input signal is given by &Dgr; V = &Dgr; V s / { 1 + ( C f + C p ) / C s }

A dynamic range &Dgr;Vi of this signal change amount is given by &Dgr; V i = &Dgr; V MAX &Dgr; V MIN = &Dgr; V s / { 1 + ( C f v + C p ) / C s } &Dgr; V s / { 1 + ( C f r + C p ) / C s }

where Cfv is the capacitance of a valley portion of the skin surface of a finger, and Cfr is the capacitance of a ridge portion of the skin surface of a finger. The dynamic range &Dgr;Vi is preferably as large as possible because it corresponds to an input signal to the detection circuit 120. Fig. 24 shows the relationship between the dynamic range &Dgr;Vi and capacitance Cs when Cp = 50 fF, Cfv = 10 fF, Cfr = 100 fF, and &Dgr;Vs = 2.7 V.

Referring to Fig. 24, there is a capacitance Cs at which the dynamic range &Dgr;Vi is maximized. The capacitance Cs is about 95 fF. From the above equations, the dynamic range &Dgr;Vi is maximized when C s = { ( C f v + C p ) ( C f r + C p ) } 1 / 2

The capacitance Cs is selected to satisfy this condition. The size of a sensor electrode is limited on the basis of the fingerprint pattern and sensitivity of a sensor circuit and set to be about 20 to 100 µm square. At this time, the capacitance Cfr is about 20 to 350 fF, the capacitance Cfv is about 5 fF or less, and the parasitic capacitance Cp is about 10 to 170 fF. The capacitance Cfv is small and therefore may be fixed at 5 fF. Fig. 25 shows the optimum value of the capacitance Cs when the capacitances Cfr and Cp are changed.

In actual manufacturing, it can be considered that Cp = Cfv/3 and Cfr = Cfv/20. In this case, the optimum value of the capacitance Cs is about 0.7 Cfv. This relationship is shown in Fig. 26. The optimum value of the capacitance Cs is about 0.7 times the capacitance Cfv and falls within the range of about 14 to 245 fF on the basis of the range of the capacitance Cfv.

In the 11th embodiment, charge removal is done using not a current source but charge/discharge of the capacitance. For this reason, it is unnecessary to accurately control the current amounts of internal current sources of a number of sensor cells and the charge removal time. Hence, the sensing accuracy of the detection circuit can be improved with a simple arrangement.

(12th Embodiment)

Fig. 27 shows a small capacitance change detection device according to the 12th embodiment of the present invention. This device has a voltage-time conversion circuit 141 as an output circuit 40 shown in Fig. 2.

Fig. 28 shows the circuit arrangement of the small capacitance change detection device shown in Fig. 27. This arrangement is different from the circuit shown in Fig. 4 in the voltage-time conversion circuit 141 is arranged in place of the output circuit 40.

As shown in Fig. 28, the voltage-time conversion circuit 141 comprises a variable current source 43 for converting an input signal &Dgr;Vo into a current signal, load capacitance CL charged with the current from the variable current source 43, threshold circuit 42 which receives the potential at a node N3a and changes the signal to be output on the basis of a certain threshold voltage, and reset circuit 44 for resetting the potential at the node N3a.

Figs. 29A to 29D show operations of various sections of the small capacitance change detection device shown in Fig. 28. The operation of the small capacitance change detection device will be described with reference to these timing charts.

When a voltage signal &Dgr;Vi corresponding to a capacitance Cf of a detection element 10 is output (Fig. 29A), the voltage signal &Dgr;Vi is amplified to &Dgr;Vo by a signal amplification circuit 30 and output to the voltage-time conversion circuit 141 (Fig. 29B). A current corresponding to the input signal &Dgr;Vo flows from the variable current source 43 of the voltage-time conversion circuit 141 to charge the load capacitance CL. With this operation, the potential at the node N3a of the voltage-time conversion circuit 141 rises (Fig. 29C).

When the potential at the node N3a exceeds a threshold voltage Vt of the threshold circuit 42, the output voltage from an output signal OUT changes (Fig. 29D). The signal polarity is merely an example and is not limited to this. In this case, since the current amount of the variable current source 43 changes depending on the magnitude of the input signal &Dgr;Vo, the manner in which the potential increases at the node N3a changes. A time Ts until the output signal changes is given by T s = C L V t / g m &Dgr; V o

where gm is the transconductance of the variable current source 43.

When the capacitance Cf is about 100 fF or less, the input signal &Dgr;Vo is approximately in proportion to the magnitude of the capacitance Cf, and the time Ts is in proportion to a distance d between the electrode of the detection element 10 and the skin surface of a finger. Hence, the signal corresponding to the distance from the skin surface of a finger can be represented by the time. The output dynamic range can be increased without being limited by the power supply voltage or linear region of an analog amplifier. The variable current source 43 can be realized by, e.g., a PMOS transistor. The threshold circuit 42 can be realized using an inverter circuit or a circuit such as a Schmidt trigger circuit having hysteresis in its threshold value. When a circuit such as a Schmidt trigger circuit having hysteresis in its threshold value is used, the output signal from the threshold circuit 42 can be prevented from changing due to a voltage variation by noise even when the potential at the node N3a moderately changes. When the polarities of signals or power supply are inverted, the polarities of MOS transistors are inverted. This arrangement is not illustrated because it is readily understood by those skilled in the art. For example, as the variable current source 43, an NMOS transistor can be used.

(13th Embodiment)

Fig. 30 shows a small capacitance change detection device according to the 13th embodiment of the present invention. An output circuit 40 shown in Fig. 2 is built by an output circuit 140 and bias adjusting circuit 160. In the device shown in Fig. 30, the output circuit 140 can be adjusted by the bias adjusting circuit 160.

Referring to Fig. 31, the output circuit 140 has a variable threshold circuit 45, and the threshold voltage of the variable threshold circuit 45 is adjusted by a threshold adjusting circuit 161. The threshold adjusting circuit 161 is a specific example of the bias adjusting circuit 160 shown in Fig. 30. The variable threshold circuit 45 in the output circuit 140 can be realized by a Schmidt trigger circuit as shown in Fig. 32. When such a circuit is used as the variable threshold circuit 45, and nodes N4 of sense units 1 shown in Fig. 1 are connected to each other, the sense units function as the threshold adjusting circuits 161. With this arrangement, the threshold voltage of the variable threshold circuit 45 in the output circuit 140 changes depending on the states of output signals from the sense units 1. For example, assume that a voltage signal from an output circuit at a valley portion of the skin surface of a finger is larger than that from an output circuit at a ridge portion of skin surface of the finger. The contrast of the ridge and valley portions of the skin surface of the finger can be enhanced by adjusting the threshold voltage of the variable threshold circuit 45 such that the signal from the output circuit at the ridge portion is made smaller than the signal from the output circuit at the valley portion.

In the same circuit arrangement as described above, an analog amplifier can be used as the variable threshold circuit 45, and the threshold adjusting circuit 161 can be operated as the bias adjusting circuit of the analog amplifier. The contrast can be enhanced by adjusting the bias of the analog amplifier in accordance with the output signal states of the sense units. Hence, according to the 13th embodiment, the function of enhancing the contrast of the surface shape can be realized.

(14th Embodiment)

Fig. 33 shows a small capacitance change detection device according to the 14th embodiment of the present invention. An output circuit 40 shown in Fig. 20 is built by a voltage-time conversion circuit 141 and bias adjusting circuit 160.

In the 14th embodiment, the voltage-time conversion circuit 141 is used as the output circuit 40, and the voltage-time conversion circuit 141 is adjusted by the bias adjusting circuit 160.

Referring to Fig. 34, the voltage-time conversion circuit 141 shown in Fig. 33 has a variable threshold circuit 45, and the threshold voltage of the variable threshold circuit 45 can be adjusted by a threshold adjusting circuit 161. The threshold adjusting circuit 161 shown in Fig. 34 is a specific example of the bias adjusting circuit 160 shown in Fig. 33. The variable threshold circuit 45 can be realized by a Schmidt trigger circuit as shown in Fig. 32. When such a circuit is used as the variable threshold circuit, and nodes N4 of sense units 1 are connected to each other, the sense units function as threshold adjusting circuits. With this arrangement, the threshold voltage of the variable threshold circuit 45 in the voltage-time conversion circuit 141 changes depending on the states of output signals from the sense units 1.

For example, assume that an output signal Ts from a voltage-time conversion circuit at a valley portion of the skin surface of a finger is larger than the output signal Ts from a voltage-time conversion circuit at a ridge portion of skin surface of the finger. The contrast of the ridge and valley portions of the skin surface of the finger can be enhanced by adjusting the threshold voltage of the variable threshold circuit such that the signal from the voltage-time conversion circuit at the valley portion is made larger than the signal from the voltage-time conversion circuit at the ridge portion, i.e., the threshold voltage becomes high. Hence, according to the 14th embodiment, the function of increasing the output dynamic range and enhancing the contrast of the surface shape can be realized.

(15th Embodiment)

Fig. 35 shows a small capacitance change detection device according to the 15th embodiment of the present invention. An output circuit 40 shown in Fig. 7 is formed from a voltage-time conversion circuit 141. When the output circuit 40 is constructed as a voltage-time conversion circuit, the same effect as in the above-described 12th embodiment can be obtained.

(16th Embodiment)

Fig. 36 shows a small capacitance change detection device according to the 16th embodiment of the present invention. An output circuit 40 shown in Fig. 7 is formed from an output circuit 140 shown in Fig. 30, and the output circuit 140 is adjusted by a bias adjusting circuit 160. With this arrangement, the same effect as in the above-described 13th embodiment can be obtained.

(17th Embodiment)

Fig. 37 shows a small capacitance change detection device according to the 17th embodiment of the present invention. An output circuit 40 shown in Fig. 7 is formed from a voltage-time conversion circuit 141 shown in Fig. 33, and the voltage-time conversion circuit 141 is adjusted by a bias adjusting circuit 160. With this arrangement, the same effect as in the above-described 14th embodiment can be obtained.

As described above, in the 12th to 17th embodiments, the output dynamic range of the device can be increased by converting the output signal into a signal in the direction of time. In addition, when the bias of the internal circuit of the output circuit is adjusted, the contrast can be enhanced. Furthermore, by combining these circuits, a wide dynamic range and high contrast can be simultaneously realized. When this device is applied to a fingerprint sensor using the LSI manufacturing technology, a highly accurate fingerprint image can be obtained even by an A/D converter with low resolving power because of the dynamic range increase and contrast enhancement function. Especially, application of this device in a low-voltage operative state allows obtaining a highly accurate fingerprint image.

(18th Embodiment)

Fig. 38 shows the 18th embodiment of the present invention. Fig. 38 shows the circuit arrangement of a variable threshold circuit 45a arranged in an output circuit 140 shown in Fig. 31 as a variable threshold circuit shown in Fig. 32. The logic threshold value of this variable threshold circuit 45a can be adjusted or controlled after manufacturing.

The variable threshold circuit 45a shown in Fig. 38 or each of variable threshold circuits to be described later is constructed by a Schmidt trigger circuit.

Referring to Fig. 38, reference symbol Q11 denotes a PMOS transistor; and Q12 and Q13, NMOS transistors. Reference numeral 46 denotes an inverter gate. Reference symbol VDD denotes a power supply voltage; and N4 and N5, nodes. The conductivity of an active element 47 changes in accordance with the level of a signal indicated by an arrow A. The active element 47 is turned off when an output signal OUT goes high. In this case, the active element 47 can be realized by, e.g., a PMOS transistor.

In this variable threshold circuit 45a, the conductivity of the active element 47 is controlled by the output signal OUT. The variable threshold circuit 45a has the above-described elements. This is different from the conventional circuit in that the potential at the node N4 for connecting the active element 47 can be applied from an external element of the variable threshold circuit 45a. The potential at the node N4 is adjusted by a threshold adjusting circuit 161 shown in Fig. 31.

Referring to Fig. 38, when the potential at the node N4 is increased/decreased, the potential at the node N5 also increases/decreases accordingly. For this reason, by controlling the potential at the node N4, the logic threshold value for changing an input signal IN from low level to high level can be adjusted.

As shown in Fig. 39, when the nodes N4 of a plurality of variable threshold circuits 45a1 to 45an are connected, and a load element 48 is inserted between the nodes N4 and the power supply potential VDD, the logic threshold value can be dynamically changed in accordance with the input waveform.

The load element 48 can be realized by, e.g., a resistive element or a MOS transistor biased by a gate electrode potential. In Fig. 39, n variable threshold circuits 45a1 to 45an are connected. Input signals IN1, IN2,..., INn and output signals OUT1, OUT2,..., OUTn correspond to the variable threshold circuits 45a1 to 45an, respectively.

Referring to Fig. 39, a case wherein the potential changes of the input signals have different slopes will be considered. For the descriptive convenience, assume that the input signal IN1 has the steepest slope, the input signal IN2 has a relatively moderate slope, and the input INn has the most moderate slope.

Fig. 40 shows operation waveforms when such input waveforms are input to the circuit as shown in Fig. 39.

Referring to Fig. 40, when all the input signals are at low level, all the variable threshold circuits 45a1 to 45an have a logic threshold value Vta. When the input signals begin to change, the potential of the input signal IN1 reaches the logic threshold value Vta first, so the output signal OUT1 output from the variable threshold circuit 45a1 first goes high. As a result, the active element 47 in the variable threshold circuit 45a1 controlled by the output signal OUT1 is turned off, and the potential at the node N4 shown in Fig. 39 slightly rises. Hence, the logic threshold value of all the variable threshold circuits 45a1 to 45an becomes slightly higher than Vta.

When the input signal IN2 exceeds the logic threshold value after change, the same operation as described above is performed. Finally, when the input signal INn exceeds the logic threshold value, the logic threshold value has increased to Vtb. Hence, the output timing of the output signal OUTn can be delayed as compared to the conventional output signal.

As is apparent from the above description, the logic threshold value of the variable threshold circuit 45a dynamically changes in accordance with the operation of the remaining variable threshold circuits. This effect can also be obtained for input waveforms which are the same but have different input timings. Hence, when the variable threshold circuit 45a is used, the logic threshold value can be changed in accordance with the input waveform.

(19th Embodiment)

Fig. 41 shows the 19th embodiment of the present invention.

The basic arrangement is the same as in the 18th embodiment. However, a variable threshold circuit 45b is different from the 18th embodiment in that a load element 49 is connected between a node N4 and power supply voltage VDD in the variable threshold circuit 45b. The load element 49 can be realized by, e.g., a resistive element or a MOS transistor biased by a gate electrode potential. With this arrangement, the initial value of the potential at the node N4 can be set on the basis of the ON resistance ratio of an active element 47 to a transistor Q13. After this, by changing the potential at the node N4, the logic threshold value of the variable threshold circuit 45b is adjusted as in the 18th embodiment.

As shown in Fig. 42, when the nodes N4 of a plurality of variable threshold circuits 45b1 to 45bn are connected, the logic threshold value can be dynamically changed in accordance with the input waveform. The operation principle and effect are the same as in the 18th embodiment shown in Fig. 39.

(20th Embodiment)

Fig. 43 shows the 20th embodiment of the present invention.

A variable threshold circuit 45c of the 20th embodiment shown in Fig. 43 is different from the variable threshold circuit 45b of the 19th embodiment shown in Fig. 41 in that the ON resistance of a load element 49 is controlled by the potential at a node N4. In the 20th embodiment, the ON resistance is changed by changing the potential at the node N4, and consequently, the logic threshold value of the variable threshold circuit 45c can be adjusted.

(21st Embodiment)

Fig. 44 shows the 21st embodiment of the present invention.

For a variable threshold circuit 45d of the 21st embodiment shown in Fig. 44, the polarity of a MOS transistor of the variable threshold circuit 45a of the 18th embodiment shown in Fig. 38 is inverted (Q12 → Q15), a power supply potential VDD is replaced with ground GND, and a node N6 is arranged in place of the node N4.

In the variable threshold circuit 45d of the 21st embodiment, the logic threshold value can be adjusted by controlling the potential at the node N6 when the input waveform changes from high level to low level.

(22nd embodiment)

In the 22nd embodiment of the present invention, the polarity of the MOS transistor Q12 in the variable threshold circuit 45b of the 19th embodiment shown in Fig. 41 is inverted, a power supply potential VDD is replaced with ground GND, and a node N6 is arranged in place of the node N4, as in conversion from Fig 38 to Fig. 44. The 22nd embodiment is not illustrated because it can be easily estimated from the figure (Fig. 41) of the 19th embodiment.

In the variable threshold circuit of the 22nd embodiment, the logic threshold value can be adjusted by controlling the potential at the node N6 when the input waveform changes from high level to low level, as in the variable threshold circuit 45d of the 21st embodiment shown in Fig. 44.

(23rd Embodiment)

In the 23rd embodiment of the present invention, the polarity of the MOS transistor Q12 in the variable threshold circuit 45c of the 20th embodiment shown in Fig. 43 is inverted, a power supply potential VDD is replaced with ground GND, and a node N6 is arranged in place of the node N4, as in conversion from Fig 38 to Fig. 44. The 23rd embodiment is not illustrated because it can be easily estimated from the figure (Fig. 43) of the 20th embodiment.

In the variable threshold circuit of the 23rd embodiment, the logic threshold value can be adjusted by controlling the potential at the node N6 when the input waveform changes from high level to low level, as in the variable threshold circuit 45d of the 21st embodiment shown in Fig. 44.

(24th embodiment)

Fig. 45 shows the 24th embodiment of the present invention. A variable threshold circuit 45e of the 24th embodiment is formed by combining the variable threshold circuit 45a of the 18th embodiment shown in Fig. 38 and variable threshold circuit 45d of the 21st embodiment shown in Fig. 44 into one circuit.

In the variable threshold circuit 45e of the 24th embodiment, the logic threshold value can be adjusted when the input waveform changes from low level to high level, as in the variable threshold circuit 45a of the 18th embodiment shown in Fig. 38. In addition, when the input waveform changes from high level to low level, the logic threshold value can be adjusted, as in the variable threshold circuit 45d of the 21st embodiment shown in Fig. 44.

(25th embodiment)

In the 25th embodiment of the present invention, the variable threshold circuit 45b of the 19th embodiment shown in Fig. 41 and the above-described 22nd embodiment are combined into one circuit. The 25th embodiment is not illustrated because it can be easily estimated from the figure (Fig. 41) of the 19th embodiment and the above-described 22nd embodiment.

In the variable threshold circuit of the 25th embodiment, when the input waveform changes from low level to high level, the logic threshold value can be adjusted, as in the variable threshold circuit 45b of the 19th embodiment shown in Fig. 41. When the input waveform changes from high level to low level, the logic threshold value can be adjusted, as in the 22nd embodiment.

(26th embodiment)

In the 26th embodiment of the present invention, the variable threshold circuit 45c of the 20th embodiment shown in Fig. 43 and the variable threshold circuit of the 23rd embodiment are combined into one circuit. The 26th embodiment is not illustrated because it can be easily estimated from the figure (Fig. 43) of the 20th embodiment and the above-described 23rd embodiment.

In the variable threshold circuit of the 26th embodiment, when the input waveform changes from low level to high level, the logic threshold value can be adjusted, as in the 20th embodiment shown in Fig. 43. When the input waveform changes from high level to low level, the logic threshold value can be adjusted, as in the 23rd embodiment.

In the above variable threshold circuits, a signal having the same polarity as that of an input signal is output. When one inverter circuit is added to the output side, a variable threshold circuit for outputting the inverted signal of the input signal IN can be formed. When the inverter gate 46 is omitted, or the inverter gate 46 is replaced with a buffer circuit, a variable threshold circuit for outputting the inverted signal of the input signal IN can be obtained. In this case, the active element 47 is turned off when the output signal OUT goes low. The active element 47 can be realized by, e.g., an NMOS transistor.

As described above, in the variable threshold circuits of the 18th to 26th embodiments, the logic threshold value can be changed after manufacturing the circuit. When the input level deviates from the design value due to the manufacturing variation in the circuit, the input level can be adjusted by changing the logic threshold value. In addition, when input waveforms have different slops or different input timings, the waveforms can be shaped while dynamically changing the logic threshold value. As a consequence, when the input waveform changes due to the manufacturing variation in the circuit or in accordance with the operation condition, a desired waveform shaping output can be obtained.

When the nodes N4 or N6 of the variable threshold circuits of each of the 18th to 26th embodiments are connected to connect the sense units 1 shown in Fig. 1 to each other, each sense unit functions as a variable threshold circuit. When the voltage value from the output circuit at the valley portion of the skin surface of a finger is larger than that at a ridge portion, the threshold voltage changes such that the voltage signal from the output circuit at the ridge portion is made smaller by the voltage signal from the output circuit at the valley portion, and the contrast of the ridge and valley portions of the skin surface of a finger can be increased.

(27th Embodiment)

Fig. 46 shows a small capacitance change detection device according to the 27th embodiment of the present invention. Fig. 46 shows a section of one sensor element (detection element 10 shown in Fig. 2) in a sensor array two-dimensionally arrayed on a semiconductor substrate and the arrangement of a signal generation circuit 20 shown in Fig. 2.

Referring to Fig. 46, reference numeral 104 denotes a lower electrode; 107, a metal film; 103, a support member; 105, an upper electrode; 101, a semiconductor substrate; 106, a protective film; and 120, a detection circuit. Reference symbol SW10 denotes a switch. The sensor elements are isolated by the support member 103. Referring to Fig. 46, a capacitance Cf is formed between the upper electrode 105 and lower electrode 104. The capacitance Cf reflects the three-dimensional pattern of the surface shape of a measurement object such as a finger 3 in Fig. 1, which is placed on the protective film 106. Reference symbol Cp denotes a parasitic capacitance; and Vp, an external potential applied to a node N1 (corresponding to a node N1a in Fig. 4) in Fig. 46. Reference symbol P denotes a control signal of the switch SW10. The switch SW10 can be realized by, e.g., a MOS transistor. The detection circuit 120 corresponds to a signal amplification circuit 30 and output circuit 40 shown in Fig. 2. Reference numeral 130 denotes a control means.

The operation of the small capacitance change detection device shown in Fig. 46 will be described with reference to the timing charts shown in Figs. 47A to 47C.

At time ① in Fig. 47B, the control means 130 sets a voltage Vs at a node N2 to a constant potential and applies the voltage Vs to the upper electrode 105 through the metal film 107 and support member 103 as a conductive member. Next, at time ② in Fig. 47A, the control means 130 sets the control signal P at high level to turn on the switch SW10 to precharge the node N1 shown in Fig. 46 with the external voltage Vp, thereby charging the capacitance Cf. After the node N1 is precharged, at time ③ in Fig. 47A, the control means 130 sets the control signal P at low level to turn off the switch SW10 and also changes the voltage Vs at the node N2 by &Dgr;Vs from the constant potential, as shown in Fig. 47B.

When the change amount of the voltage Vs is &Dgr; Vs, the potential at the node N1 changes due to capacitive coupling by the capacitance Cf, so the change amount of the potential at the node N1 is represented by C f / ( C f + C p ) &Dgr; V s

Letting Cf0 be the value of capacitance Cf when the surface has a valley portion, and Cf1 be the value of capacitance Cf when the surface has a ridge portion (in this case, Cf0 < Cf1), the change amount difference &Dgr;V due to the difference in surface shape is given by &Dgr; V = ( C f 1 / ( C f 1 + C p ) C f 0 / ( C f 0 + C p ) ) &Dgr; V s

The ridge and valley portions of the surface shape are detected by detecting the change amount difference &Dgr;V due to the difference in surface shape by the detection circuit 120 and determining it.

As described above, the signal generation circuit changes the potential of the upper electrode 105 of the capacitance Cf in accordance with the detection timing to increase the voltage change corresponding to the change in capacitance Cf, thereby increasing the detection sensitivity.

Fig. 48 shows a case wherein the magnitude of the change amount difference &Dgr;V due to the difference in surface shape is compared with that of the prior art.

Referring to Fig. 48, the abscissa represents the ratio of Cp to Cf0. As is apparent from Fig. 48, the change amount difference &Dgr;V due to the difference in surface shape is larger in the device of the present invention. Hence, as compared to the conventional device, the signal change difference reflecting the ridge and valley portions of the surface shape can be made larger. As is apparent from Fig. 48, when the parasitic capacitance Cp is small, the change amount difference &Dgr;V due to the difference in surface shape becomes large.

In the 27th embodiment shown in Fig. 46, the potential at the node N1 is set by the switch SW10. This is merely an example, and the potential can be set by another setting means. For example, the potential can be set by the transistor Q1a shown in Fig. 4.

In the signal generation circuit of the 27th embodiment, since a signal reflecting the three-dimensional pattern of the surface shape of an object to be measured is generated using capacitive coupling by the capacitance Cf, the signal change difference reflecting the three-dimensional pattern of the surface shape can be made larger than that of the prior art. In addition, since the capacitance Cs provided in the conventional device can be omitted, the parasitic capacitance Cp need not be estimated in designing, and cumbersome design of an appropriate capacitance Cs based on the estimated parasitic capacitance Cp is unnecessary. As a result, in this device, the fingerprint pattern detection accuracy can be prevented from lowering due to the manufacturing variation or power supply noise in the detection circuit 120, and a detection disable state can be prevented.

(28th Embodiment)

Fig. 49 shows a small capacitance change detection device according to the 28th embodiment of the present invention. Fig. 49 shows a section of one sensor element (detection element 10 shown in Fig. 2) in a sensor array two-dimensionally arrayed on a semiconductor substrate and the arrangement of a signal generation circuit 20 shown in Fig. 2.

The same reference numerals as in the small capacitance change detection device shown in Fig. 46 denote the same parts in Fig. 49, and a detailed description thereof will be omitted.

In the small capacitance change detection device shown in Fig. 46, a voltage Vs of an upper electrode 105 different from a lower electrode 104 connected to a node N1 of a capacitance Cf is controlled by a control means 130. In the small capacitance change detection device shown in Fig. 49, the potential of the upper electrode 105 is fixed (in this embodiment, ground potential GND).

The operation of the small capacitance change detection device shown in Fig. 49 will be described with reference to the timing charts in Figs. 50A to 50C.

Before a measurement object such as a finger 3 comes into contact with the two-dimensionally arrayed sensor array (i.e., in the non-contact state shown in Fig. 50B), at time ① in Fig. 50A, the control means 130 sets a control signal P at high level to turn on a switch SW10 to precharge the node N1 shown in Fig. 49 with an external voltage Vp, thereby charging the capacitance Cf. After the node N1 is precharged, at time ② in Fig. 50A, the control means 130 sets the control signal P at low level to turn off the switch SW10.

As shown in Fig. 50B, when the object to be measured partially comes into contact with the sensor, the value of the capacitance Cf changes, and consequently, the potential at the node N1 is changed by redistributing charges.

Letting Cfi be the initial value of capacitance Cf , Cf0 be the value of capacitance Cf when the surface of the object to be measured has a valley portion, and Cf1 be the value of capacitance Cf when the surface of the object to be measured has a ridge portion (in this case, Cf0 < Cf1), the change amount difference &Dgr;V due to the difference in surface shape is given by &Dgr; V = ( ( C f 1 C f i ) / ( C f 1 + C p ) ( C f 0 C f i ) / ( C f 0 + C p ) ) V p

The three-dimensional pattern of the surface shape of the objet to be measured is detected by detecting the change amount difference &Dgr;V due to the difference in surface shape by a detection circuit 120 and determining it.

In the signal generation circuit of the present invention, the capacitance Cf is precharged, and then, the object to be measured is brought into contact with the capacitance Cf to increase the voltage change corresponding to the change in capacitance Cf, thereby increasing the detection sensitivity.

Fig. 51 shows a case wherein the magnitude of the change amount difference &Dgr;V due to the difference in surface shape is compared with that of the prior art.

Referring to Fig. 51, the abscissa represents the ratio of Cp to Cf0. As is apparent from Fig. 51, the change amount difference &Dgr;V due to the difference in surface shape is larger in the device of the present invention. Hence, as compared to the conventional device, the signal change difference reflecting the three-dimensional pattern of the surface shape can be made larger. As is apparent from Fig. 51, when the parasitic capacitance Cp is small, the change amount difference &Dgr;V due to the difference in surface shape becomes large.

In the 28th embodiment shown in Fig. 49, the potential at the node N1 is set by the switch SW10. This is merely an example, and the potential can be set by another setting means. For example, the potential can be set by the transistor Q1a shown in Fig. 4.

In the signal generation circuit of the 28th embodiment, since a signal reflecting the ridge and valley portions of the surface shape of an object to be measured is generated directly using the change in value of capacitance Cf when the object to be measured is in contact, the signal change difference reflecting the three-dimensional pattern of the surface shape can be made larger than that of the prior art. In addition, since the capacitance Cs provided in the conventional device can be omitted, the parasitic capacitance Cp need not be estimated in designing, and cumbersome design of an appropriate capacitance Cs based on the estimated parasitic capacitance Cp is unnecessary. As a result, in this device, the fingerprint pattern detection accuracy can be prevented from lowering due to the manufacturing variation or power supply noise in the detection circuit 120, and a detection disable state can be prevented. Furthermore, since signal generation can be started in synchronism with contact of the object to be measured, the signal generation timing signal need not be used.

As has been described above, according to the present invention, a small capacitance change detection device comprises a capacitance detection element, a signal generation circuit connected to the capacitance detection element to control predetermined charges, a signal amplification circuit connected to the connection portion between the signal generation circuit and capacitance detection element, and an output circuit. The signal amplification circuit has a transistor, a first voltage source connected to the control terminal of the transistor, a second voltage source, and a third voltage source. One of the second and third voltage sources is connected to the other output side of the transistor via a first switch. When the second voltage source is connected to the transistor, the voltage to be applied from the second voltage source to the other output side of the transistor is set to have a value equal to or larger than a value obtained by subtracting the threshold voltage of the transistor from the voltage of the first voltage source. When the third voltage source is connected to the transistor, the voltage to be applied from the third voltage source to the other output side of the transistor is set to have a value equal to or smaller than a value obtained by subtracting the threshold voltage of the transistor from the voltage of the first voltage source. The output circuit connected to the connection point between the other output side of the transistor and a first switch receives, after the voltage of the second or third voltage source is applied to the connection point in the ON state of the first switch, the voltage at the connection point on the basis of the OFF state of the first switch and charge control by the signal generation circuit after the first switch is turned off. With this arrangement, a small capacitance change detected by the capacitance detection element can be accurately extracted. Hence, the design margin of the output circuit can be increased.


Anspruch[de]
Nachweisvorrichtung für kleine Kapazitätsänderungen, umfassend: ein Kapazitätsnachweiselement (10) zum Nachweisen einer kleinen Kapazitätsänderung; eine Signalerzeugungsschaltung (20), die eine Ausgangseite aufweist, die mit dem Kapazitätsnachweiselement (10) verbunden ist, um vorbestimmte Ladungen zu steuern; eine Signalverstärkungsschaltung (30), die eine Eingangsseite aufweist, die mit einem ersten Verbindungspunkt (N1a) zwischen der Ausgangseite der Signalerzeugungsschaltung (20) und dem Kapazitätsnachweiselement (10) verbunden ist; und eine Ausgangsschaltung (40), die mit einer Ausgangsseite der Signalverstärkungsschaltung (30) verbunden ist, dadurch gekennzeichnet dass die Signalverstärkungsschaltung umfasst: einen ersten Transistor (Q2a), der einen Ausgangsanschluss aufweist, der mit dem Verbindungspunkt zwischen der Ausgangseite der Signalerzeugungsschaltung (20) und dem Kapazitätsnachweiselement (10) verbunden ist, eine erste Spannungsquelle (VG), die mit einem Steueranschluss des ersten Transistors (Q2a) verbunden ist, eine zweite Spannungsquelle (VDD), und eine dritte Spannungsquelle (GND), wobei die zweite Spannungsquelle (VDD) mit dem anderen Ausgangsanschluss des ersten Transistors (Q2a) über einen ersten Schalter (Q1a) verbunden ist, eine Spannung, die von der zweiten Spannungsquelle (VDD) an den anderen Ausgangsanschluss des ersten Transistors (Q2a) anzulegen ist, auf einen Wert eingestellt ist, der nicht niedriger ist als ein Wert, der durch Subtrahieren einer Schwellenspannung des ersten Transistors (Q2a) von einer Spannung der ersten Spannungsquelle (VG) erhalten wird, und die Ausgangsschaltung (40) mit einem zweiten Verbindungspunkt (N2a) zwischen dem anderen Ausgangsanschluss des ersten Transistors (Q2a) und dem ersten Schalter (Q1a) verbunden ist, und wobei in einem Zustand, in dem die Spannung an dem zweiten Verbindungspunkt (N2a) auf die zweite Spannung (VDD) vorgeladen ist nach dem Halten des ersten Schalters (Q1a) in einem EIN-Zustand, und in dem der erste Schalter (Q1a) ausgeschaltet wird, die Ausgangsschaltung (40) geschaltet ist, um die Spannung an dem zweiten Verbindungspunkt (N2a) zu empfangen, die einer Ladungssteuerung durch die Signalerzeugungsschaltung unterliegt. Nachweisvorrichtung für kleine Kapazitätsänderungen, umfassend: ein Kapazitätsnachweiselement (10) zum Nachweisen einer kleinen Kapazitätsänderung; eine Signalerzeugungsschaltung (20), die eine Ausgangseite aufweist, die mit dem Kapazitätsnachweiselement (10) verbunden ist, um vorbestimmte Ladungen zu steuern; eine Signalverstärkungsschaltung (30), die eine Eingangsseite aufweist, die mit einem ersten Verbindungspunkt (N1c) zwischen der Ausgangseite der Signalerzeugungsschaltung (20) und dem Kapazitätsnachweiselement (10) verbunden ist; und eine Ausgangsschaltung (40), die mit einer Ausgangseite der Signalverstärkungsschaltung (30) verbunden ist, dadurch gekennzeichnet, dass die Signalverstärkungsschaltung umfasst einen ersten Transistor (Q2c), der einen Ausgangsanschluss aufweist, der mit dem Verbindungspunkt zwischen der Ausgangseite der Signalerzeugungsschaltung (20) und dem Kapazitätsnachweiselement (10) verbunden ist, eine erste Spannungsquelle (VG'), die mit einem Steueranschluss des ersten Transistors (Q2c) verbunden ist, eine zweite Spannungsquelle (VDD) und eine dritte Spannungsquelle (GND), wobei die dritte Spannungsquelle (GND) mit dem anderen Ausgangsanschluss des ersten Transistors (Q2C) über einen ersten Schalter (Q1C) verbunden ist, während eine Spannung, die von der dritten Spannungsquelle (GND) an den anderen Ausgangsanschluss des ersten Transistors (Q2c) anzulegen ist, auf einen Wert eingestellt ist, der nicht größer ist als ein Wert, der durch Subtrahieren der Schwellenspannung des ersten Transistors (Q2c) von einer Spannung der ersten Spannungsquelle (VG') erhalten wird, und

die Ausgangsschaltung (40) mit einem zweiten Verbindungspunkt (N2c) zwischen dem anderen Ausgangsanschluss des ersten Transistors (Q2c) und dem ersten Schalter (Q1c) verbunden ist und

wobei in einem Zustand, in dem die Spannung an dem zweiten Verbindungspunkt (N2c) auf die dritte Spannung (GND) vorgeladen ist nach dem Halten des ersten Schalters (Q1c) in einem EIN-Zustand, und in dem der erste Schalter (Q1c) ausgeschaltet wird, die Ausgangsschaltung (40) geschaltet ist, um die Spannung an dem zweiten Verbindungspunkt (N2c) zu empfangen, die einer Ladungssteuerung durch die Signalerzeugungsschaltung unterliegt.
Vorrichtung nach Anspruch 1 oder 2, wobei

die Signalerzeugungsschaltung (20) und die Signalverstärkungsschaltung (30) nahe dem Kapazitätsnachweiselement (10) angeordnet sind.
Vorrichtung nach Anspruch 3, wobei die Ausgangsschaltung (40) nahe der Signalverstärkungsschaltung (30) angeordnet ist. Vorrichtung nach Anspruch 1 oder 2, wobei die Signalerzeugungsschaltung (20) von einer Mehrzahl von benachbarten Kapazitätsnachweiselementen geteilt wird. Vorrichtung nach Anspruch 1 oder 2, wobei die Signalverstärkungsschaltung (30) von einer Mehrzahl von benachbarten Kapazitätsnachweiselementen geteilt wird. Vorrichtung nach Anspruch 1 oder 2, wobei die Ausgangsschaltung (40) von einer Mehrzahl von benachbarten Kapazitätsnachweiselementen geteilt wird. Vorrichtung nach Anspruch 1 oder 2, wobei die Signalerzeugungsschaltung (20), die Signalverstärkungsschaltung (30) und die Ausgangsschaltung (40) in Einheiten von Kapazitätsnachweiselementen angeordnet sind. Vorrichtung nach Anspruch 1 oder 2, wobei

die Vorrichtung weiterhin eine Referenzsignalerzeugungsschaltung (50) umfasst, die mit der Eingangsseite der Signalverstärkungsschaltung (30) verbunden ist, um ein Referenzsignal zu erzeugen, und

die Signalverstärkungsschaltung (30) eine Schaltung (31) umfasst, die Verstärkungsänderungsmittel zum Ändern einer Verstärkung auf der Grundlage eines Vergleichs zwischen einem Pegel eines Ausgangssignals von der Signalerzeugungsschaltung (20) und dem des Referenzsignals aufweist.
Vorrichtung nach Anspruch 9, wobei das Verstärkungsänderungsmittel eingerichtet ist, die Verstärkung zu verringern, wenn der Pegel des Ausgangssignals von der Signalerzeugungsschaltung (20) geringer ist als der des Referenzsignals, und die Verstärkung zu erhöhen, wenn der Pegel des Ausgangssignals von der Signalerzeugungsschaltung (20) höher ist als der des Referenzsignals. Vorrichtung nach Anspruch 9, wobei das Verstärkungsänderungsmittel eingerichtet ist, die Verstärkung zu erhöhen, wenn der Pegel des Ausgangssignals von der Signalerzeugungsschaltung (20) geringer ist als der des Referenzsignals, und die Verstärkung zu verringern, wenn der Pegel des Ausgangssignals von der Signalerzeugungsschaltung (20) höher ist als der des Referenzsignals. Vorrichtung nach Anspruch 9, wobei das Referenzsignal den gleichen Pegel aufweist, wie der des Signalausgangs von der Signalerzeugungsschaltung (20) entsprechend einer vorbestimmten Menge von Elektrizität des Kapazitätsnachweiselements (10). Vorrichtung nach Anspruch 9, wobei die Referenzsignalerzeugungsschaltung (50) umfasst

ein Referenzelement (51), das eine vorbestimmte Menge von Elektrizität auf weist, und

einen Referenzsignalerzeugungsabschnitt (52) zum Erzeugen des Referenzsignals entsprechend der vorbestimmten Menge von Elektrizität des Referenzelements (51), wobei der Referenzsignalerzeugungsabschnitt (52) die gleiche Anordnung aufweist wie die der Signalerzeugungsschaltung (20).
Vorrichtung nach Anspruch 13, wobei die Signalverstärkungsschaltung (30) einen zweiten Transistor (Q2b) umfasst, der einen Ausgangsanschluss aufweist, der mit einem Verbindungspunkt zwischen dem Referenzelement (51) und dem Referenzsignalerzeugungsabschnitt (52) verbunden ist, wobei der andere Ausgangsanschluss mit der zweiten Spannungsquelle (VDD) über einen zweiten Schalter (Q1b) verbunden ist, und einen Steueranschluss, der mit dem Verbindungspunkt zwischen dem anderen Ausgangsanschluss des ersten Transistors (Q2a) und dem ersten Schalter (Q1a) verbunden ist und der die gleichen Kenndaten aufweist wie die des ersten Transistors (Q2a), und

die zweite Spannungsquelle (VDD) mit dem Steueranschluss des ersten Transistors (Q2a) über den zweiten Schalter (Q1b) als der ersten Spannungsquelle verbunden ist.
Vorrichtung nach Anspruch 14, wobei die Ausgangsschaltung (40) eine differentielle Ausgangsschaltung (40a) umfasst, die Eingangsseiten aufweist, die mit dem anderen Ausgangsanschluss des ersten Transistors (Q2a) bzw. dem anderen Ausgangsanschluss des zweiten Transistors (Q2b) verbunden sind. Vorrichtung nach Anspruch 14, wobei die Signalverstärkungsschaltung (30) einen weiteren Schalter (Q9) umfasst, der zwischen dem anderen Ausgangsanschluss des ersten Transistors (Q2a) und dem des zweiten Transistors (Q2b) geschaltet ist, um den anderen Ausgangsanschluss des ersten Transistors (Q2a) mit dem des zweiten Transistors (Q2b) in einem Ruhezustand der Signalerzeugungsschaltung (20) und des Referenzsignalerzeugungsabschnitts (52) kurzzuschließen und den anderen Ausgangsanschluss des ersten Transistors (Q2a) von dem des zweiten Transistors (Q2b) in einem Betriebszustand der Signalerzeugungsschaltung (20) und des Referenzsignalerzeugungsabschnitts (52) zu trennen. Vorrichtung nach Anspruch 9, wobei die Referenzsignalerzeugungsschaltung (50) nahe einer entsprechenden Signalverstärkungsschaltung angeordnet ist. Vorrichtung nach Anspruch 9, wobei in die Referenzsignalerzeugungsschaltung (50) von einer Mehrzahl von benachbarten Signalverstärkungsschaltungen geteilt wird. Vorrichtung nach Anspruch 9, wobei die Referenzsignalerzeugungsschaltung (50) in Einheiten von Signalverstärkungsschaltungen angeordnet ist. Vorrichtung nach Anspruch 9, wobei die Vorrichtung weiterhin umfasst

eine Mehrzahl unterer Elektroden (104), die auf einem Substrat (101) voneinander isoliert gebildet sind,

eine obere Elektrode (105), die den unteren Elektroden gegenüberliegend gebildet ist,

ein Stützelement (103), das auf dem Substrat (101) in Einheiten unterer Elektroden gebildet ist, um die obere Elektrode (105) zu stützen, und

eine Referenzelektrode (104a), die zwischen jeder der unteren Elektroden (104) auf dem Substrat (101) und dem Stützelement (103) gebildet ist, um von der unteren Elektrode (104) und dem Stützelement (103) getrennt zu sein,

wobei die obere Elektrode (105) in einer Richtung der unteren Elektroden (104) unter Verwendung des Stützelements (103) als Stütze verformt werden kann, und

wobei das Kapazitätsnachweiselement (10) eingerichtet ist, eine Kapazität zwischen der oberen Elektrode (105) und der unteren Elektrode (104) nachzuweisen, während die Referenzsignalerzeugungsschaltung (50) eingerichtet ist, eine Kapazität zwischen der oberen Elektrode (105) und der Referenzelektrode (104a) nachzuweisen, um das Referenzsignal auszugeben.
Vorrichtung nach Anspruch 20, wobei Oberflächen der unteren Elektrode (104) und der Referenzelektrode (104a), die der oberen Elektrode (105) gegenüberliegen, die gleiche Fläche aufweisen. Vorrichtung nach Anspruch 20, wobei die Referenzelektrode (104a) die untere Elektrode (104) umgebend gebildet ist. Vorrichtung nach Anspruch 20, wobei die Mehrzahl unterer Elektroden (104) in einer Matrix gebildet sind. Vorrichtung nach Anspruch 20, wobei das Stützelement (103) eine Matrixform aufweist, und die untere Elektrode (104) in einem mittleren Bereich jedes Quadrats gebildet ist. Vorrichtung nach Anspruch 1 oder 2, wobei

die Signalerzeugungsschaltung (20) umfasst

einen dritten Schalter (Q3a), der mit dem ersten Verbindungspunkt (N1a) verbunden ist, und

eine Stromquelle (21a), die mit dem dritten Schalter verbunden ist, um vorbestimmte Ladungen an dem ersten Verbindungspunkt (N1a) auf der Grundlage eines EIN-Zustands des dritten Schalters zu entfernen.
Vorrichtung nach Anspruch 1 oder 2, wobei die Signalerzeugungsschaltung (20) einen vierten Schalter (SW1) umfasst, der mit dem ersten Verbindungspunkt (N1a) verbunden ist, und

ein kapazitives Element (C3), das einen Kapazitätswert Cs aufweist, wobei das kapazitive Element (C3) eingerichtet ist, gespeicherte Ladungen normal zu entfernen und, nachdem es mit dem ersten Verbindungspunkt (N1a) durch den vierten Schalter verbunden ist, den ersten Verbindungspunkt (N 1 a) zu laden.
Vorrichtung nach Anspruch 1 oder 2, wobei

die Signalerzeugungsschaltung (20) ein kapazitives Element (Cs) umfasst, das einen ersten Anschluss aufweist, der mit dem ersten Verbindungspunkt (N 1 a) verbunden ist, und einen zweiten Anschluss, wobei das kapazitive Element (Cs) einen Kapazitätswert (Cs) aufweist, und

die Signalerzeugungsschaltung eingerichtet ist, den zweiten Anschluss des kapazitiven Elements (Cs) auf ein erstes Potential (Vp) einzustellen, während das Kapazitätsnachweiselement (10) geladen wird und dann mittels eines weiteren Schalters (SW11) den zweiten Anschluss auf ein zweites Potential zu ändern, um das Kapazitätsnachweiselement (10) zu veranlassen, ein Spannungssignal zu erzeugen.
Vorrichtung nach Anspruch 27, wobei, wenn Cp einen parasitären Kapazitätswert, der in dem ersten Anschluss des kapazitiven Elements (Cs) erzeugt wird, und Cfv und Cfr maximale bzw. minimale Kapazitätswerte des Kapazitätsnachweiselements (10) sind, der Kapazitätswert Cs des kapazitiven Elements auf {(Cfv + Cp) (Cfr + Cp)}1/2 eingestellt wird. Vorrichtung nach Anspruch 27, wobei der Kapazitätswert (Cs) des kapazitiven Elements auf nicht mehr als einen maximalen Wert eines Kapazitätswerts des Kapazitätsnachweiselements (10) eingestellt wird. Vorrichtung nach Anspruch 27, wobei der Kapazitätswert (Cs) des kapazitiven Elements einen Bereich von 10 fF bis 250 fF aufweist. Vorrichtung nach Anspruch 1 oder 2, wobei die Ausgangsschaltung (40) eine Spannungs-Zeit-Umwandlungsschaltung (141) zum Wandeln eines Eingangsspannungssignals in ein Zeitsignal umfasst. Vorrichtung nach Anspruch 1 oder 2, wobei die Ausgangsschaltung (40) umfasst

eine erste Ausgangsschaltung (140) und

eine Vorspannungseinstellschaltung (160) zum Einstellen einer Schwellenspannung der ersten Ausgangsschaltung (140).
Vorrichtung nach Anspruch 31, weiterhin umfassend eine Schwelleneinstellungsschaltung (161) zum Einstellen einer Schwellenspannung der Spannungs-Zeit-Umwandlungsschaltung (141). Vorrichtung nach Anspruch 31, wobei

die Spannungs-Zeit-Umwandlungsschaltung (141) eine variable Stromquelle (43) umfasst, deren Strombetrag eingerichtet ist, sich gemäß der Eingangsspannung zu ändern,

ein kapazitives Element, das einen Kapazitätswert (CL) aufweist, der auf der Grundlage eines Stroms der variablen Stromquelle (43) geladen / entladen wird, und

eine Schwellenschaltung (42), deren Ausgangsspannung eingerichtet ist, sich abhängig davon, ob die Eingangsspannung den Schwellenwert übersteigt, zu ändern.
Vorrichtung nach Anspruch 34, wobei

die Schwellenschaltung (42) eine Schmidt-Triggerschaltung umfasst.
Vorrichtung nach Anspruch 32, wobei

die erste Ausgangsschaltung (140) eine variable Schwellenschaltung (45) aufweist, und

eine Schwelleneinstellschaltung (161) zum Einstellen einer Schwellenspannung der variablen Schwellenschaltung (45) als die Vorspannungseinstellschaltung (160) verwendet wird.
Vorrichtung nach Anspruch 33, wobei die Spannungs-Zeit-Umwandlungsschaltung eine variable Schwellenschaltung (45) umfasst, und

die Schwelleneinstellschaltung (161) eine Schwellenspannung der variablen Schwellenschaltung (45) anpasst.
Vorrichtung nach einem der Ansprüche 36 oder 37, wobei

die variable Schwellenschaltung (45) eine Schmidt-Triggerschaltung umfasst.
Vorrichtung nach einem der Ansprüche 36 oder 37, wobei

die variable Schwellenschaltung (45) ein Element (47, 47a) zum Bestimmen des Schwellenspannungswerts umfasst, und

die Schwelleneinstellschaltung (161) eingerichtet ist, ein Potential von mindestens einem von Knoten (N4, N6) des Elements einzustellen.
Vorrichtung nach Anspruch 39, wobei

die Vorrichtung weiterhin als Elemente zum Bestimmen des Schwellenspannungswerts eine Mehrzahl leitender Elemente (47, Q13, 47a, Q14) zum Teilen einer Spannung, die an den Knoten angelegt ist, durch ein EIN-Widerstandsverhältnis umfasst, und

die Schwelleneinstellschaltung (161) eingerichtet ist, einen Wert der Spannung zu steuern, die an den Knoten des Elements anzulegen ist, und unter Verwendung der geteilten Spannung, die durch die Mehrzahl leitender Elemente geteilt wird, den Schwellenspannungswert bestimmt.
Vorrichtung nach Anspruch 39, weiterhin umfassend mindestens ein leitendes Element (49), das zwischen dem Knoten und einer Versorgungsspannung der variablen Schwellenschaltung (45) hinzugefügt ist. Vorrichtung nach Anspruch 39, wobei die Vorrichtung als Elemente zum Bestimmen des Schwellenspannungswerts eine Mehrzahl leitender Elemente (47, 49, Q13) zum Teilen einer Spannung, die an den Knoten angelegt wird, durch ein EIN-Widerstandsverhältnis umfasst, und

die Schwelleneinstellschaltung (161) eingerichtet ist, einen EIN-Widerstandswert mindestens eines der leitenden Elemente durch den Knoten zu steuern und den Schwellenspannungswert unter Verwendung der geteilten Spannung, die durch die Mehrzahl leitender Elemente geteilt wird, zu bestimmen.
Vorrichtung nach Anspruch 39, wobei die Knoten zum Steuern des Schwellenspannungswerts von außerhalb der veränderbaren Schwellenschaltung (45) zum Verbinden einer Mehrzahl variabler Schwellenschaltungen geschaltet sind. Vorrichtung nach Anspruch 43, weiterhin umfassend ein leitendes Element (48), das zwischen die Knoten geschaltet ist, die geschaltet sind, um die Mehrzahl variabler Schwellenschaltungen und eine Versorgungsspannung der variablen Schwellenschaltung zu verbinden. Vorrichtung nach Anspruch 1 oder 2, wobei das Kapazitätsnachweiselement (10) eingerichtet ist, eine Kapazitätsänderung entsprechend Erhebungen und Tälern der Hautoberfläche eines Fingers nachzuweisen.
Anspruch[en]
A small capacitance change detection device comprising: a capacitance detection element (10) for detecting a small capacitance change; a signal generation circuit (20) having an output side connected to said capacitance detection element (10) to control predetermined charges; a signal amplification circuit (30) having an input side connected to a first connection point (N1a) between the output side of said signal generation circuit (20) and said capacitance detection element (10) ; and an output circuit (40) connected to an output side of said signal amplification circuit (30); characterized in that said signal amplification circuit comprises: a first transistor (Q2a) having one output terminal connected to the connection point between the output side of said signal generation circuit (20) and said capacitance detection element (10); a first voltage source (VG) connected to a control terminal of said first transistor (Q2a), a second voltage source (VDD), and a third voltage source (GND), wherein said second voltage source (VDD) is connected to the other output terminal of said first transistor (Q2a) via a first switch (Q1a), a voltage to be applied from said second voltage source (VDD) to the other output terminal of said first transistor (Q2a) is set to have a value not less than a value obtained by subtracting a threshold voltage of said first transistor (Q2a) from a voltage of said first voltage source (VG) and said output circuit (40) is connected to a second connection point (N2a) between the other output terminal of said first transistor (Q2a) and said first switch (Q1a) and wherein in a condition where the voltage at the second connection point (N2a) is precharged to the second voltage (VDD) after keeping the first switch (Q1a) in an ON state and where said first switch (Q1a) is turned off, said output circuit (40) is connected to receive the voltage at the second connection point (N2a) which is subject to charge control by said signal generation circuit. A small capacitance change detection device comprising: a capacitance detection element (10) for detecting a small capacitance change; a signal generation circuit (20) having an output side connected to said capacitance detection element (10) to control predetermined charges; a signal amplification circuit (30) having an input side connected to a first connection point (N1c) between the output side of said signal generation circuit (20) and said capacitance detection element (10); and an output circuit (40) connected to an output side of said signal amplification circuit (30), characterized in that said signal amplification circuit comprises a first transistor (Q2c) having one output terminal connected to the connection point between the output side of said signal generation circuit (20) and said capacitance detection element (10), a first voltage source (VG') connected to a control terminal of said first transistor (Q2c); a second voltage source (VDD), and a third voltage source (GND), wherein said third voltage source (GND) is connected to the other output terminal of said first transistor (Q2c) via a first switch (Q1c),

while a voltage to be applied from said third voltage source (GND) to the other output terminal of said first transistor (Q2c) is set to have a value not more than a value obtained by subtracting the threshold voltage of said first transistor (Q2c) from a voltage of said first voltage source (VG') and

said output circuit (40) is connected to a second connection point (N2c) between the other output terminal of said first transistor (Q2c) and said first switch (Q1c) and

wherein in a condition where the voltage at the second connection point (N2c) is pre-charged to the third voltage (GND) after keeping the first switch (Q1c) in an ON state and where said first switch (Q1c) is turned off, said output circuit (40) is connected to receive the voltage at the second connection point (N2c) which is subject to charge control by said signal generation circuit.
A device according to claim 1 or 2, wherein

said signal generation circuit (20) and said signal amplification circuit (30) are arranged near said capacitance detection element (10).
A device according to claim 3, wherein

said output circuit (40) is arranged near said signal amplification circuit (30).
A device according to claim 1 or 2, wherein

said signal generation circuit (20) is shared by a plurality of capacitance detection elements close to each other.
A device according to claim 1 or 2, wherein

said signal amplification circuit (30) is shared by a plurality of capacitance detection elements close to each other.
A device according to claim 1 or 2 wherein

said output circuit (40) is shared by a plurality of capacitance detection elements close to each other.
A device according to claim 1 or 2, wherein

said signal generation circuit (20), said signal amplification circuit (30), and said output circuit (40) are arranged in units of capacitance detection elements.
A device according to claim 1 or 2, wherein

said device further comprises a reference signal generation circuit (50) connected to the input side of said signal amplification circuit (30) to generate a reference signal, and

said signal amplification circuit (30) comprises a circuit (31) having a gain changing means for changing a gain on the basis of comparison between a level of an output signal from said signal generation circuit (20) and that of the reference signal.
A device according to claim 9, wherein

said gain changing means is adapted to decrease the gain when the level of the output signal from said signal generation circuit (20) is lower than that of the reference signal, and increase the gain when the level of the output signal from said signal generation circuit (20) is higher than that of the reference signal.
A device according to claim 9, wherein

said gain changing means is adapted to increase the gain when the level of the output signal from said signal generation circuit (20) is lower than that of the reference signal, and decrease the gain when the level of the output signal from said signal generation circuit (20) is higher than that of the reference signal.
A device according to claim 9, wherein

the reference signal has the same level as that of the signal output from said signal generation circuit (20) in correspondence with a predetermined quantity of electricity of said capacitance detection element (10).
A device according to claim 9, wherein

said reference signal generation circuit (50) comprises

a reference element (51) having a predetermined quantity of electricity, and

a reference signal generation section (52) for generating the reference signal corresponding to the predetermined quantity of electricity of said reference element (51), said reference signal generation section (52) having the same arrangement as that of said signal generation circuit (20).
A device according to claim 13, wherein

said signal amplification circuit (30) comprises a second transistor (Q2b) having one output terminal connected to a connection point between said reference element (51) and said reference signal generation section (52), the other output terminal connected to said second voltage source (VDD) via a second switch (Q1b), and a control terminal connected to the connection point between the other output terminal of said first transistor (Q2a) and said first switch (Q1a), and having the same characteristics as those of said first transistor (Q2a), and

said second voltage source (VDD) is connected to the control terminal of said first transistor (Q2a) via said second switch (Q1b) as the first voltage source.
A device according to claim 14, wherein

said output circuit (40) comprises a differential output circuit (40a) having input sides connected to the other output terminal of said first transistor (Q2a) and the other output terminal of said second transistor (Q2b), respectively.
A device according to claim 14, wherein

said signal amplification circuit (30) comprises a further switch (Q9) connected between the other output terminal of said first transistor (Q2a) and that of said second transistor (Q2b) to short-circuit the other output terminal of said first transistor (Q2a) to that of said second transistor (Q2b) in an inoperative state of said signal generation circuit (20) and said reference signal generation section (52) and disconnect the other output terminal of said first transistor (Q2a) from that of said second transistor (Q2b) in an operative state of said signal generation circuit (20) and said reference signal generation section (52).
A device according to claim 9, wherein

said reference signal generation circuit (50) is arranged near a corresponding signal amplification circuit.
A device according to claim 9, wherein

said reference signal generation circuit (50) is shared by a plurality of signal amplification circuits close to each other.
A device according to claim 9, wherein

said reference signal generation circuit (50) is arranged in units of signal amplification circuits.
A device according to claim 9, wherein

said device further comprises

a plurality of lower electrodes (104) formed on a substrate (101) to be insulated and isolated from each other,

an upper electrode (105) formed to oppose said lower electrodes,

a support member (103) formed on said substrate (101) in units of lower electrodes to support said upper electrode (105), and

a reference electrode (104a) formed between each of said lower electrodes (104) on said substrate (101) and said support member (103) to be separated from said lower electrode (104) and said support member (103);

said upper electrode (105) can be deformed in a direction of the lower electrodes (104) using said support member (103) as a fulcrum, and

said capacitance detection element (10) is adapted to detect a capacitance between said upper electrode (105) and said lower electrode (104) while said reference signal generation circuit (50) is adapted to detect a capacitance between said upper electrode (105) and said reference electrode (104a) to output the reference signal.
A device according to claim 20, wherein

surfaces of said lower electrode (104) and said reference electrode (104a) opposing said upper electrode (105) have the same area.
A device according to claim 20, wherein

said reference electrode(104a)is formed to surround said lower electrode (104).
A device according to claim 20, wherein

said plurality of lower electrodes (104) are formed in a matrix.
A device according to claim 20, wherein

said support member (103) has a matrix shape, and said lower electrode (104) is formed at a central portion of each square.
A device according to claim 1 or 2, wherein

said signal generation circuit (20) comprises

a third switch (Q3a) connected to the first connection point (N1a), and

a current source (21a) connected to said third switch to remove predetermined charges at the first connection point (N1a) on the basis of an ON state of said third switch.
A device according to claim 1 or 2, wherein

said signal generation circuit (20) comprises

a fourth switch (SW1) connected to the first connection point (N1a), and

a capacitive element (C3) having a capacitance value Cs, said capacitive element (C3) being adapted to normally remove stored charges and, upon being connected to the first connection point (N1a) through said fourth switch, charge the first connection point (N1a).
A device according to claim 1 or 2, wherein

said signal generation circuit (20) comprises a capacitive element (Cs) having a first terminal connected to the first connection point (N1a) and a second terminal, said capacitive element (Cs) having a capacitance value (Cs), and

said signal generation circuit is adapted to set the second terminal of said capacitive element (Cs) at a first potential (Vp) while said capacitance detection element (10) is charged and then change by means of a further switch (SW11), the second terminal to a second potential to make said capacitance detection element (10) to generate a voltage signal.
A device according to claim 27, wherein

letting Cp be a parasitic capacitance value generated in the first terminal of said capacitive element (CS), and Cfv and Cfr be maximum and minimum capacitance values of said capacitance detection element (10), respectively, the capacitance value Cs of said capacitive element is set to be {(Cfv + Cp) (Cfr + Cp)}1/2.
A device according to claim 27, wherein

the capacitance value (Cs) of said capacitive element is set to be not more than a maximum value of a capacitance value of said capacitance detection element (10).
A device according to claim 27, wherein

the capacitance value (Cs) of said capacitive element has a range from 10 fF to 250 fF.
A device according to claim 1 or 2, wherein

said output circuit (40) comprises a voltage-time conversion circuit (141) for converting an input voltage signal into a time signal.
A device according to claim 1 or 2, wherein

said output circuit (40) comprises

a first output circuit (140), and

a bias adjusting circuit (160) for adjusting a threshold voltage of said first output circuit (140).
A device according to claim 31,further comprising a threshold adjusting circuit (161) for adjusting a threshold voltage of said voltage-time conversion circuit (141). A device according to claim 31, wherein

said voltage-time conversion circuit (141) comprises

a variable current source (43) whose current amount is adapted to change in accordance with the input voltage,

a capacitive element having a capacitance value (CL) charged/discharged on the basis of a current of said variable current source (43), and

a threshold circuit (42) whose output voltage is adapted to change depending on whether the input voltage exceeds the threshold voltage.
A device according to claim 34, wherein

said threshold circuit (42) comprises a Schmidt trigger circuit.
A device according to claim 32, wherein

said first output circuit (140) has a variable threshold circuit (45), and

a threshold adjusting circuit (161) for adjusting a threshold voltage of said variable threshold circuit (45) is used as said bias adjusting circuit (160).
A device according to claim 33, wherein

said voltage-time conversion circuit comprises a variable threshold circuit (45), and

said threshold adjusting circuit (161) adjusts a threshold voltage of said variable threshold circuit (45).
A device according to any one of claims 36 or 37, wherein

said variable threshold circuit (45) comprises a Schmidt trigger circuit.
A device according to any one of claims 36 or 37, wherein

said variable threshold circuit (45) comprises an element (47, 47a) for determining the threshold voltage value, and

said threshold adjusting circuit (161) is adapted to adjust a potential of at least one of nodes (N4, N6) of said element.
A device according to claim 39, wherein

said device further comprises, as elements for determining the threshold voltage value, a plurality of conductive elements (47, Q13, 47a, Q14) for dividing a voltage, applied to the node, by an ON resistance ratio, and

said threshold adjusting circuit (161) is adapted to control a value of the voltage to be applied to the node of said element and determines the threshold voltage value using the divided voltage divided by said plurality of conductive elements.
A device according to claim (39), further comprising at least one conductive element (49) added between the node and a power supply voltage of said variable threshold circuit (45). A device according to claim 39, wherein

said device further comprises, as elements for determining the threshold voltage value, a plurality of conductive elements (47, 49, Q13) for dividing a voltage, applied to the node, by an ON resistance ratio, and

said threshold adjusting circuit (161) is adapted to control an ON resistance value of at least one of said conductive elements through the node and determines the threshold voltage value using the divided voltage divided by said plurality of conductive elements.
A device according to claim 39, wherein

the nodes for controlling the threshold voltage value from the outside of said variable threshold circuit (45) are connected to connect a plurality of variable threshold circuits.
A device according to claim 43, further comprising a conductive element (48) connected between the nodes connected to connect said plurality of variable threshold circuits and a power supply voltage of said variable threshold circuits. A device according to claim 1 or 2, wherein

said capacitance detection element (10) is adapted to detect a capacitance change corresponding to ridge and valley portions of a skin surface of a finger.
Anspruch[fr]
Dispositif de détection d'un petit changement de capacité, comprenant : un élément (10) de détection de capacité destiné à détecter un petit changement de capacité, un circuit générateur de signaux (20) ayant un côté de sortie connecté à l'élément (10) de détection de capacité pour le réglage de charges prédéterminées, un circuit (30) d'amplification de signaux ayant un côté d'entrée connecté à un premier point de connexion (N1a) entre le côté de sortie du circuit générateur de signaux (20) et l'élément (10) de détection de capacité, et un circuit de sortie (40) connecté à un côté de sortie du circuit (30) d'amplification de signaux, caractérisé en ce que le circuit d'amplification de signaux comprend : un premier transistor (Q2a) ayant une borne de sortie connectée au point de connexion entre le côté de sortie du circuit générateur de signaux (20) et l'élément (10) de détection de capacité, une première source de tension (VG) connectée à une borne de commande du premier transistor (Q2a), une seconde source de tension (VDD), et une troisième source de tension (GND), dans lequel la seconde source de tension (VDD) est connectée à l'autre borne de sortie du premier transistor (Q2a) par un premier commutateur (Q1a), une tension destinée à être appliquée par la seconde source de tension (VDD) à l'autre borne de sortie du premier transistor (Q2a) est réglée à une valeur qui n'est pas inférieure à une valeur obtenue par soustraction d'une tension de seuil du premier transistor (Q2a) d'une tension de la première source de tension (VG), et le circuit de sortie (40) est connecté à un second point de connexion (N2a) entre l'autre borne de sortie du premier transistor (Q2a) et le premier commutateur (Q1a), dans lequel, à un état dans lequel la tension au second point de connexion (N2a) est préchargée à la seconde tension (VDD) après maintien du premier commutateur (Q1a) à l'état conducteur et dans lequel le premier commutateur (Q1a) est ouvert, le circuit de sortie (40) est connecté afin qu'il reçoive la tension au second point de connexion (N2a) qui est soumis au réglage de charge par le circuit générateur de signaux. Dispositif de détection d'un petit changement de capacité, comprenant : un élément (10) de détection de capacité destiné à détecter un petit changement de capacité, un circuit générateur de signaux (20) ayant un côté de sortie connecté à l'élément (10) de détection de capacité pour le réglage de charges prédéterminées, un circuit (30) d'amplification de signaux ayant un côté d'entrée connecté à un premier point de connexion (N1c) entre le côté de sortie du circuit générateur de signaux (20) et l'élément (10) de détection de capacité, et un circuit de sortie (40) connecté à un côté de sortie du circuit (30) d'amplification de signaux, caractérisé en ce que le circuit d'amplification de signaux comprend : un premier transistor (Q2c) ayant une borne de sortie connectée au point de connexion entre le côté de sortie du circuit générateur de signaux (20) et l'élément (10) de détection de capacité, une première source de tension (VG,) connectée à la borne de commande du premier transistor (Q2c), une seconde source de tension (VDD), et une troisième source de tension (GND), dans lequel la troisième source de tension (GND) est connectée à l'autre borne de sortie du premier transistor (Q2c) par un premier commutateur (Q1c), alors qu'une tension destinée à être appliquée par la troisième source de tension (GND) à l'autre borne de sortie du premier transistor (Q2c) est réglée à une valeur qui ne dépasse pas une valeur obtenue par soustraction de la tension de seuil du premier transistor (Q2c) d'une tension de la première source de tension (VG'), et

le circuit de sortie (40) est connecté à un second point de connexion (M2c) entre l'autre borne de sortie du premier transistor (Q2c) et le premier commutateur (Q1c),

dans lequel, dans un état dans lequel la tension au second point de connexion (N2c) est préchargée à la troisième tension (GND) après maintien du premier commutateur (Q1c) à un état de conduction et dans lequel le premier commutateur (Q1c) est à l'état d'ouverture, le circuit de sortie (40) est connecté afin qu'il reçoive la tension au second point de connexion (N2c) qui est soumis à un réglage de la charge par le circuit générateur de signaux.
Dispositif selon la revendication 1 ou 2, dans lequel

le circuit générateur de signaux (20) et le circuit (30) d'amplification de signaux sont disposés près de l'élément (10) de détection de capacité.
Dispositif selon la revendication 3, dans lequel : le circuit de sortie (40) est disposé près du circuit (30) d'amplification de signaux. Dispositif selon la revendication 1 ou 2, dans lequel : le circuit générateur de signaux (20) est partagé par plusieurs éléments de détection de capacité proches les uns des autres. Dispositif selon la revendication 1 ou 2, dans lequel : le circuit (30) d'amplification de signaux est partagé par plusieurs éléments de détection de capacité proches les uns des autres. Dispositif selon la revendication 1 ou 2, dans lequel : le circuit de sortie (40) est partagé par plusieurs éléments de détection de capacité proches les uns des autres. Dispositif selon la revendication 1 ou 2, dans lequel : le circuit générateur de signaux (20), le circuit (30) d'amplification de signaux et le circuit de sortie (40) sont disposés sous forme d'unités d'éléments de détection de capacité. Dispositif selon la revendication 1 ou 2, dans lequel : le dispositif comporte en outre un circuit (50) générateur d'un signal de référence connecté au côté d'entrée du circuit (30) d'amplification de signaux pour la création d'un signal de référence, et le circuit (30) d'amplification de signaux comporte un circuit (31) possédant un dispositif de changement de gain destiné à changer un gain sur la base de la comparaison entre un niveau d'un signal de sortie du circuit (20) générateur de signaux et celui du signal de référence. Dispositif selon la revendication 9, dans lequel : le dispositif de changement de gain est destiné à réduire le gain lorsque le niveau du signal de sortie du circuit générateur de signaux (20) est inférieur à celui du signal de référence et à augmenter le gain lorsque le niveau du signal de sortie du circuit générateur de signaux (20) est supérieur à celui du signal de référence. Dispositif selon la revendication 9, dans lequel : le dispositif de changement de gain est destiné à augmenter le gain lorsque le niveau du signal de sortie du circuit générateur de signaux (20) est inférieur à celui du signal de référence, et à réduire le gain lorsque le niveau du signal de sortie du circuit générateur de signaux (20) est supérieur à celui du signal de référence. Dispositif selon la revendication 9, dans lequel : le signal de référence a le même niveau que le signal de sortie du circuit générateur de signaux (20) d'une manière qui correspond à la quantité prédéterminée d'électricité de l'élément (10) de détection de capacité. Dispositif selon la revendication 9, dans lequel : le circuit (50) générateur d'un signal de référence comporte : un élément de référence (51) ayant une quantité prédéterminée d'électricité, et une section (52) génératrice d'un signal de référence destinée à créer le signal de référence qui correspond à la quantité prédéterminée d'électricité de l'élément de référence (51), la section (52) génératrice d'un signal de référence ayant la même disposition que le circuit générateur de signaux (20). Dispositif selon la revendication 13, dans lequel : le circuit (30) d'amplification de signaux comprend un second transistor (Q2b) ayant une borne de sortie connectée à un point de connexion entre l'élément de référence (51) et la section (52) génératrice d'un signal de référence, l'autre borne de sortie connectée à la seconde source de tension (VDD) par un second commutateur (Q1b), et une borne de commande connectée au point de connexion entre l'autre borne de sortie du premier transistor (Q2a) et le premier commutateur (Q1a) et ayant les mêmes caractéristiques que le premier transistor (Q2a), et la seconde source de tension (VDD) est connectée à la borne de commande du premier transistor (Q2a) par l'intermédiaire du second commutateur (Q1b) comme première source de tension) Dispositif selon la revendication 14, dans lequel : le circuit de sortie (40) comprend un circuit de sortie différentielle (40a) ayant des côtés d'entrée connectés à l'autre borne de sortie du premier transistor (Q2a) et à l'autre borne de sortie du second transistor (Q2b) respectivement. Dispositif selon la revendication 14, dans lequel : le circuit (30) d'amplification de signaux comprend un commutateur supplémentaire (Q9) connecté entre l'autre borne de sortie du premier transistor (Q2a) et celle du second transistor (Q2b) pour mettre en court-circuit l'autre borne de sortie du premier transistor (Q2a) avec celle du second transistor (Q2b) à l'état de non fonctionnement du circuit générateur de signaux (20) et de la section (52) génératrice d'un signal de référence et pour déconnecter l'autre borne de sortie du premier transistor (Q2a) de celle du second transistor (Q2b) à l'état de fonctionnement du circuit générateur de signaux (20) et de la section (52) génératrice d'un signal de référence. Dispositif selon la revendication 9, dans lequel : le circuit (50) générateur d'un signal de référence est disposé près d'un circuit correspondant d'amplification de signaux. Dispositif selon la revendication 9, dans lequel : le circuit (50) générateur d'un signal de référence est partagé par plusieurs circuits d'amplification de signaux proches les uns des autres. Dispositif selon la revendication 9, dans lequel : le circuit (50) générateur d'un signal de référence est disposé en unités de circuits d'amplification de signaux. Dispositif selon la revendication 9, dans lequel : le dispositif comporte en outre : plusieurs électrodes inférieures (104) formées sur un substrat (101) afin qu'elles soient isolées et séparées les unes des autres, une électrode supérieure (105) formée afin qu'elle soit en face des électrodes inférieures, un organe de support (103) formé sur le substrat (101) en unités d'électrodes inférieures et destiné à supporter l'électrode supérieure (105), et une électrode de référence (104a) formée entre chacune des électrodes inférieures (104) placées sur le substrat (101) et l'organe de support (103) afin qu'elle soit séparée de l'électrode inférieure (104) et de l'organe de support (103), l'électrode supérieure (105) peut être déformée ans la direction des électrodes inférieures (104) par utilisation de l'organe de support (103) comme pivot, et l'élément (10) de détection de capacité est destiné à détecter une capacité entre l'électrode supérieure (105) et l'électrode inférieure (104) alors que le circuit (50) générateur d'un signal de référence est destiné à détecter une capacité entre l'électrode supérieure (105) et l'électrode de référence (104a) pour transmettre le signal de référence. Dispositif selon la revendication 20, dans lequel : les surfaces de l'électrode inférieure (104) et de l'électrode de référence (104a) disposées en face de l'électrode supérieure (105) ont la même étendue. Dispositif selon la revendication 20, dans lequel : l'électrode de référence (104a) est formée afin qu'elle entoure l'électrode inférieure (104). Dispositif selon la revendication 20, dans lequel : les diverses électrodes inférieures (104) sont mises sous forme d'une matrice. Dispositif selon la revendication 20, dans lequel : l'organe de support (103) a une forme de matrice, et l'électrode inférieure (104) est formée dans une partie centrale de chaque carré. Dispositif selon la revendication 1 ou 2, dans lequel : le circuit générateur de signaux (20) comprend : un troisième commutateur (Q3a) connecté au premier point de connexion (N1a), et une source de courant (21a) connectée au troisième commutateur pour retirer des charges prédéterminées du premier point de connexion (N1a) en fonction d'un état de conduction du troisième commutateur. Dispositif selon la revendication 1 ou 2, dans lequel : le circuit générateur de signaux (20) comprend : un quatrième commutateur (SW1) connecté au premier point de connexion (N1a), et un élément capacitif (C3) ayant une valeur de capacité Cs, l'élément capacitif (C3) étant destiné à retirer normalement les charges accumulées et, lorsqu'il est connecté au premier point de connexion (N1a) par le quatrième commutateur, à charger le premier point de connexion (N1a). Dispositif selon la revendication 1 ou 2, dans lequel : le circuit générateur de signaux (20) comporte un élément capacitif (Cs) ayant une première borne connectée au premier point de connexion (N1a) et une seconde borne, l'élément capacitif (Cs) ayant une valeur de capacité (Cs), et le circuit générateur de signaux est destiné à placer la seconde borne de l'élément capacitif (Cs) à un premier potentiel (Vp) alors que l'élément (10) de détection de capacité est chargé, puis à charger à l'aide d'un commutateur supplémentaire (SW11) la seconde borne à un second potentiel pour que l'élément (10) de détection de capacité crée un signal de tension. Dispositif selon la revendication 27, dans lequel : si l'on appelle Cp la valeur de la capacité parasite créée à la première borne de l'élément capacitif (Cs) et Cfv et Cfr les valeurs maximale et minimale de la capacité de l'élément de détection de capacité (10) respectivement, la valeur de capacité Cs de l'élément capacitif est réglée à la valeur {(Cfv + Cp) (Cfr + Cp)}1/2. Dispositif selon la revendication 27, dans lequel : la valeur de capacité (Cs) de l'élément capacitif est réglée afin qu'elle ne dépasse pas une valeur maximale d'une valeur de capacité de l'élément (10) de détection de capacité. Dispositif selon la revendication 27, dans lequel : la valeur de capacité (Cs) de l'élément capacitif est comprise dans la plage allant de 10 à 250 fF. Dispositif selon la revendication 1 ou 2, dans lequel : le circuit de sortie (40) comprend un circuit de conversion tension-temps (141) destiné à transformer le signal de tension d'entrée en un signal temporel. Dispositif selon la revendication 1 ou 2, dans lequel : le circuit de sortie (40) comprend : un premier circuit de sortie (140), et un circuit d'ajustement de polarisation (160) destiné à ajuster une tension de seuil du premier circuit de sortie (140). Dispositif selon la revendication 31, comprenant en outre un circuit d'ajustement de seuil (161) destiné à ajuster une tension de seuil du circuit de conversion tension-temps (141). Dispositif selon la revendication 31, dans lequel : le circuit de conversion tension-temps (141) comprend : une source de courant variable (43) dont l'intensité du courant est destinée à changer en fonction de la tension d'entrée, un élément capacitif ayant une valeur de capacité (CL) chargé-déchargé en fonction d'un courant de la source de courant variable (43), et un circuit à seuil (42) dont la tension de sortie est destinée à changer selon que la tension d'entrée dépasse la tension de seuil ou non. Dispositif selon la revendication 34, dans lequel : le circuit à seuil (42) comprend un circuit à bascule de Schmidt. Dispositif selon la revendication 32, dans lequel : le premier circuit de sortie (140) a un circuit à seuil variable (45), et un circuit d'ajustement de seuil (161) destiné à ajuster une tension de seuil du circuit à seuil variable (45) est utilisé comme circuit d'ajustement de polarisation (160) . Dispositif selon la revendication 33, dans lequel : le circuit de conversion tension-temps comprend un circuit à seuil variable (45), et le circuit d'ajustement de seuil (161) ajuste une tension de seuil du circuit à seuil variable (45). Dispositif selon l'une quelconque des revendications 36 et 37, dans lequel : le circuit à seuil variable (45) comprend un circuit à bascule de Schmidt. Dispositif selon l'une quelconque des revendications 36 et 37, dans lequel : le circuit à seuil variable (45) comporte un élément (47, 47a) destiné à déterminer la valeur de la tension de seuil, et le circuit d'ajustement de seuil (161) est destiné à ajuster un potentiel d'au moins l'un des noeuds (N4, N6) de l'élément. Dispositif selon la revendication 39, dans lequel : le dispositif comporte en outre, comme éléments de détermination de la valeur de la tension de seuil, plusieurs éléments conducteurs (47, Q13, 47a, Q14) destinés à diviser une tension appliquée au noeud avec un rapport de résistance à la conduction, et le circuit d'ajustement de seuil (161) est destiné à régler une valeur de la tension à appliquer au noeud de l'élément et détermine la valeur la tension de seuil à l'aide de la tension divisée par les éléments conducteurs. Dispositif selon la revendication 39, comprenant en outre au moins un élément conducteur (49) ajouté entre le noeud et une tension d'alimentation du circuit à seuil variable (45). Dispositif selon la revendication 39, dans lequel : le dispositif comporte en outre, comme éléments de détermination de la valeur de tension de seuil, plusieurs éléments conducteurs (47, 49, Q13) destinés à diviser une tension appliquée au noeud par un rapport de résistance de conduction, et le circuit d'ajustement de seuil (161) est destiné à régler une valeur de résistance à l'état conducteur d'au moins l'un des éléments conducteurs par l'intermédiaire du noeud et détermine la valeur de la tension de seuil à l'aide de la tension divisée par les éléments conducteurs. Dispositif selon la revendication 39, dans lequel : les noeuds de réglage de la valeur de la tension de seuil depuis l'extérieur du circuit à seuil variable (45) sont connectés afin que plusieurs circuits à seuil variable soient connectés. Dispositif selon la revendication 43, comprenant en outre un élément conducteur (48) connecté entre les noeuds connectés afin qu'il connecte les circuits à seuil variable et une tension d'alimentation des circuits à seuil variable. Dispositif selon la revendication 1 ou 2, dans lequel : l'élément (10) de détection de capacité est destiné à détecter un changement de capacité correspondant aux parties des crêtes et des creux d'une surface de peau d'un doigt.






IPC
A Täglicher Lebensbedarf
B Arbeitsverfahren; Transportieren
C Chemie; Hüttenwesen
D Textilien; Papier
E Bauwesen; Erdbohren; Bergbau
F Maschinenbau; Beleuchtung; Heizung; Waffen; Sprengen
G Physik
H Elektrotechnik

Anmelder
Datum

Patentrecherche

Patent Zeichnungen (PDF)

Copyright © 2008 Patent-De Alle Rechte vorbehalten. eMail: info@patent-de.com